Pin Assignments
The pin assignment table below is a comprehensive list of all possible pin assignments
for DDR4 MiniRDIMM modules. See the Functional Block Diagram for pins specific to
this module.
Table 4: Pin Assignments
288-Pin DDR4 MiniRDIMM Front 288-Pin DDR4 MiniRDIMM Back
Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol
1 NC 37 V
SS
73 A1 109 DQ41 145 V
REFCA
181 V
SS
217 RFU 253 DQ45
2 NC 38 DQ24 74 V
DD
110 V
SS
146 NC 182 DQ28 218 V
DD
254 V
SS
3 RFU 39 V
SS
75 CK0_t 111 DQS5_c 147 RFU 183 V
SS
219 CK1_t 255 DQS14_t/
DM5_n
4 V
SS
40 DQ25 76 CK0_c 112 DQS5_t 148 V
SS
184 DQ29 220 CK1_c 256 DQS14_c
5 DQ0 41 V
SS
77 V
DD
113 V
SS
149 DQ4 185 V
SS
221 V
DD
257 V
SS
6 V
SS
42 DQS3_c 78 RFU 114 DQ42 150 V
SS
186 DQS12_t/
DM3_n
222 RFU 258 DQ46
7 DQ1 43 DQS3_t 79 V
TT
115 V
SS
151 DQ5 187 DQS12_c 223 V
TT
259 V
SS
8 V
SS
44 V
SS
80 EVENT_n 116 DQ43 152 V
SS
188 V
SS
224 PARITY 260 DQ47
9 DQS0_c 45 DQ26 81 V
DD
117 V
SS
153 DQS9_t/
DM0_n
189 DQ30 225 V
DD
261 V
SS
10 DQS0_t 46 V
SS
82 A0 118 DQ48 154 DQS9_c 190 V
SS
226 BA1 262 DQ52
11 V
SS
47 DQ27 83 BA0 119 V
SS
155 V
SS
191 DQ31 227 A10/
AP
263 V
SS
12 DQ2 48 V
SS
84 V
DD
120 DQ49 156 DQ6 192 V
SS
228 V
DD
264 DQ53
13 V
SS
49 CB0 85 RAS_n/
A16
121 V
SS
157 V
SS
193 CB4 229 WE_n/
A14
265 V
SS
14 DQ3 50 V
SS
86 CS0_n 122 DQS6_c 158 DQ7 194 V
SS
230 CAS_n/
A15
266 DQS15_t/
DM6_n
15 V
SS
51 CB1 87 V
DD
123 DQS6_t 159 V
SS
195 CB5 231 V
DD
267 DQS15_c
16 DQ8 52 V
SS
88 ODT0 124 V
SS
160 DQ12 196 V
SS
232 A13 268 V
SS
17 V
SS
53 DQS8_c 89 CS1_n/
NC
125 DQ50 161 V
SS
197 DQS17_t/
DM8_n
233 A17/
NC
269 DQ54
18 DQ9 54 DQS8_t 90 V
DD
126 V
SS
162 DQ13 198 DQS17_c 234 V
DD
270 V
SS
19 V
SS
55 V
SS
91 ODT1/
NC
127 DQ51 163 V
SS
199 V
SS
235 NC/CS3_n/
C1
271 DQ55
20 DQS1_c 56 CB2 92 CS2_n/C0/
NC
128 V
SS
164 DQS10_t/
DM1_n
200 CB6 236 NC/
C2
272 V
SS
21 DQS1_t 57 V
SS
93 V
DD
129 DQ56 165 DQS10_c 201 V
SS
237 V
DD
273 DQ60
22 V
SS
58 CB3 94 RFU 130 V
SS
166 V
SS
202 CB7 238 RFU 274 V
SS
23 DQ10 59 V
SS
95 V
SS
131 DQ57 167 DQ14 203 V
SS
239 V
SS
275 DQ61
24 V
SS
60 ALERT_n 96 DQ32 132 V
SS
168 V
SS
204 RESET_n 240 DQ36 276 V
SS
25 DQ11 61 CKE0 97 V
SS
133 DQS7_c 169 DQ15 205 RFU 241 V
SS
277 DQS16_t/
DM7_n
26 V
SS
62 V
DD
98 DQ33 134 DQS7_t 170 V
SS
206 V
DD
242 DQ37 278 DQS16_c
27 DQ16 63 ACT_n 99 V
SS
135 V
SS
171 DQ20 207 CKE1/
NC
243 V
SS
279 V
SS
28 V
SS
64 BG0 100 DQS4_c 136 DQ58 172 V
SS
208 BG1 244 DQS13_t/
DM4_n
280 DQ62
29 DQ17 65 V
DD
101 DQS4_t 137 V
SS
173 DQ21 209 V
DD
245 DQS13_c 281 V
SS
8GB (x72, ECC, SR) 288-Pin DDR4 VLP MiniRDIMM
Pin Assignments
CCMTD-341111752-10428
adf9c1gx72pkiz.pdf - Rev. D 8/18 EN
4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2016 Micron Technology, Inc. All rights reserved.
Table 4: Pin Assignments (Continued)
288-Pin DDR4 MiniRDIMM Front 288-Pin DDR4 MiniRDIMM Back
Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol
30 V
SS
66 A12/BC_n 102 V
SS
138 DQ59 174 V
SS
210 A11 246 V
SS
282 DQ63
31 DQS2_c 67 A9 103 DQ34 139 V
SS
175 DQS11_t/
DM2_n
211 A7 247 DQ38 283 V
SS
32 DQS2_t 68 V
DD
104 V
SS
140 SA0 176 DQS11_c 212 V
DD
248 V
SS
284 SA1
33 V
SS
69 A8 105 DQ35 141 V
DDSPD
177 V
SS
213 A5 249 DQ39 285 SA2
34 DQ18 70 A6 106 V
SS
142 SDA 178 DQ22 214 A4 250 V
SS
286 SCL
35 V
SS
71 V
DD
107 DQ40 143 V
PP
179 V
SS
215 V
DD
251 DQ44 287 V
PP
36 DQ19 72 A3 108 V
SS
144 V
PP
180 DQ23 216 A2 252 V
SS
288 V
PP
8GB (x72, ECC, SR) 288-Pin DDR4 VLP MiniRDIMM
Pin Assignments
CCMTD-341111752-10428
adf9c1gx72pkiz.pdf - Rev. D 8/18 EN
5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2016 Micron Technology, Inc. All rights reserved.
Pin Descriptions
The pin description table below is a comprehensive list of all possible pins for DDR4
modules. All pins listed may not be supported on this module. See Functional Block Di-
agram for pins specific to this module.
Table 5: Pin Descriptions
Symbol Type Description
Ax Input Address inputs: Provide the row address for ACTIVATE commands and the column address for
READ/WRITE commands in order to select one location out of the memory array in the respec-
tive bank (A10/AP, A12/BC_n, WE_n/A14, CAS_n/A15, and RAS_n/A16 have additional functions;
see individual entries in this table). The address inputs also provide the op-code during the
MODE REGISTER SET command. A17 is only defined for x4 SDRAM.
A10/AP Input Auto precharge: A10 is sampled during READ and WRITE commands to determine whether an
auto precharge should be performed on the accessed bank after a READ or WRITE operation
(HIGH = auto precharge; LOW = no auto precharge). A10 is sampled during a PRECHARGE com-
mand to determine whether the precharge applies to one bank (A10 LOW) or all banks (A10
HIGH). If only one bank is to be precharged, the bank is selected by the bank group and bank
addresses.
A12/BC_n Input Burst chop: A12/BC_n is sampled during READ and WRITE commands to determine if burst
chop (on-the-fly) will be performed (HIGH = no burst chop; LOW = burst chopped). See Com-
mand Truth Table in the DDR4 component data sheet.
ACT_n Input Command input: ACT_n defines the ACTIVATE command being entered along with CS_n. The
input into RAS_n/A16, CAS_n/A15, and WE_n/A14 are considered as row address A16, A15, and
A14. See Command Truth Table.
BAx Input Bank address inputs: Define the bank (with a bank group) to which an ACTIVATE, READ,
WRITE, or PRECHARGE command is being applied. Also determine which mode register is to be
accessed during a MODE REGISTER SET command.
BGx Input Bank group address inputs: Define the bank group to which a REFRESH, ACTIVATE, READ,
WRITE, or PRECHARGE command is being applied. Also determine which mode register is to be
accessed during a MODE REGISTER SET command. BG[1:0] are used in the x4 and x8 configura-
tions. x16-based SDRAM only has BG0.
C0, C1, C2
(RDIMM/LRDIMM on-
ly)
Input Chip ID: These inputs are used only when devices are stacked; that is, 2H, 4H, and 8H stacks for
x4 and x8 configurations using through-silicon vias (TSVs). These pins are not used in the x16
configuration. Some DDR4 modules support a traditional DDP package, which uses CS1_n,
CKE1, and ODT1 to control the second die. All other stack configurations, such as a 4H or 8H,
are assumed to be single-load (master/slave) type configurations where C0, C1, and C2 are used
as chip ID selects in conjunction with a single CS_n, CKE, and ODT. Chip ID is considered part of
the command code.
CKx_t
CKx_c
Input Clock: Differential clock inputs. All address, command, and control input signals are sampled
on the crossing of the positive edge of CK_t and the negative edge of CK_c.
CKEx Input Clock enable: CKE HIGH activates and CKE LOW deactivates the internal clock signals, device
input buffers, and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and
SELF REFRESH operations (all banks idle), or active power-down (row active in any bank). CKE is
asynchronous for self refresh exit. After V
REFCA
has become stable during the power-on and ini-
tialization sequence, it must be maintained during all operations (including SELF REFRESH). CKE
must be maintained HIGH throughout read and write accesses. Input buffers (excluding CK_t,
CK_c, ODT, RESET_n, and CKE) are disabled during power-down. Input buffers (excluding CKE
and RESET_n) are disabled during self refresh.
CSx_n Input Chip select: All commands are masked when CS_n is registered HIGH. CS_n provides external
rank selection on systems with multiple ranks. CS_n is considered part of the command code
(CS2_n and CS3_n are not used on UDIMMs).
8GB (x72, ECC, SR) 288-Pin DDR4 VLP MiniRDIMM
Pin Descriptions
CCMTD-341111752-10428
adf9c1gx72pkiz.pdf - Rev. D 8/18 EN
6
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2016 Micron Technology, Inc. All rights reserved.

MTA9ADF1G72PKIZ-2G6B1

Mfr. #:
Manufacturer:
Micron
Description:
MODULE DDR4 8GB MINIRDIMM VLP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet