74HC_HCT4017 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 4 — 10 December 2013 13 of 24
NXP Semiconductors 74HC4017; 74HCT4017
Johnson decade counter with 10 decoded outputs
Measurement points are given in Table 8.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Conditions: CP
1 = LOW while CP0 is triggered on a LOW-to-HIGH transition and CP0 = HIGH, while CP1 is triggered on a
HIGH-to-LOW transition.
Fig 10. Waveforms showing the propagation delays for CP0, CP1 to Qn, Q5-9 outputs and the output transition
times
CP0 input
V
I
GND
V
I
GND
V
OH
V
OL
V
OH
V
OL
Q1 - Q9
output
CP1 input
V
M
V
M
t
PLH
t
PHL
t
PLH
t
PHL
V
M
t
TLH
t
THL
V
M
001aah247
Q0, Q5 - Q9
output
Table 8. Measurement points
Type Input Output
V
M
V
M
74HC4017 0.5 V
CC
0.5 V
CC
74HCT4017 1.3 V 1.3 V
74HC_HCT4017 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 4 — 10 December 2013 14 of 24
NXP Semiconductors 74HC4017; 74HCT4017
Johnson decade counter with 10 decoded outputs
12. Application information
Some examples of applications for the 74HC4017; 74HCT4017 are:
Decade counter with decimal decoding
1 out of n decoding counter (when cascaded)
Sequential controller
Timer
Figure 12
shows a technique for extending the number of decoded output states for the
74HC4017; 74HCT4017. Decoded outputs are sequential within each stage and from
stage to stage, with no dead time (except propagation delay).
Test data is given in Table 9.
Definitions test circuit:
R
T
= Termination resistance should be equal to output impedance Z
o
of the pulse generator.
C
L
= Load capacitance including jig and probe capacitance.
R
L
= Load resistance.
S1 = Test selection switch.
Fig 11. Load circuitry for measuring switching times
V
M
V
M
t
W
t
W
10 %
90 %
0 V
V
I
V
I
negative
pulse
positive
pulse
0 V
V
M
V
M
90 %
10 %
t
f
t
r
t
r
t
f
001aad983
DUT
V
CC
V
CC
V
I
V
O
R
T
R
L
S1
C
L
open
G
Table 9. Test data
Type Input Load S1 position
V
I
t
r
, t
f
C
L
R
L
t
PHL
, t
PLH
t
PZH
, t
PHZ
t
PZL
, t
PLZ
74HC4017 V
CC
6ns 15pF, 50 pF 1k open GND V
CC
74HCT4017 3 V 6 ns 15 pF, 50 pF 1 k open GND V
CC
74HC_HCT4017 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 4 — 10 December 2013 15 of 24
NXP Semiconductors 74HC4017; 74HCT4017
Johnson decade counter with 10 decoded outputs
Remark: It is essential not to enable the counter on CP1 when CP0 is HIGH, or on CP0
when CP
1 is LOW, as this would cause an extra count.
Figure 13
shows an example of a divide-by 2 through divide-by 10 circuit using one
74HC4017; 74HCT4017. Since the 74HC4017; 74HCT4017 has an asynchronous reset,
the output pulse widths are narrow (minimum expected pulse width is 6 ns). The output
pulse widths can be enlarged by inserting an RC network at the MR input.
Fig 12. Counter expansion
Fig 13. Divide-by 2 through divide-by 10
001aah248
8 decoded
outputs
8 decoded
outputs
CP0
CP1
Q0 Q1 Q8 Q9
74HC4017
74HCT4017
74HC4017
74HCT4017
74HC4017
74HCT4017
- - - -
CP0
CP1
Q0 Q1 Q8 Q9
- - - -
CP0
CP1
Q1 Q8 Q9
- - - - - -
MR
clock
first stage last stageintermediate stages
MR MR
9 decoded
outputs
Q4
Q8GND
divide - by 4
divide - by 8
Q9 divide - by 9
Q3divide - by 3
Q7divide - by 7
Q6divide - by 6
Q2divide - by 2
Q0
Q1
Q5divide - by 5
Q5-9 divide - by 10
CP1
CP0 fin
fout
MR
V
CC
V
CC
001aah249
74HC4017
74HCT4017

74HC4017N,652

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Counter ICs 5ST JOHNSON COUNTER 10 DECODED OUTPUTS
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet