XA2C64A CoolRunner-II Automotive CPLD
6 www.xilinx.com DS553 (v1.1) May 5, 2007
Product Specification
R
AC Electrical Characteristics Over Recommended Operating Conditions
Symbol Parameter
-7 -8
UnitsMin. Max. Min. Max.
T
PD1
Propagation delay single p-term - 6.7 - 6.7 ns
T
PD2
Propagation delay OR array - 7.5 - 7.5 ns
T
SUD
Direct input register clock setup time 3.3 - 3.3 - ns
T
SU1
Setup time (single p-term) 2.5 - 2.8 - ns
T
SU2
Setup time (OR array) 3.3 - 3.6 - ns
T
HD
Direct input register hold time 0.0 - 0.0 - ns
T
H
P-term hold time 0.0 - 0.0 - ns
T
CO
Clock to output - 6.0 - 6.0 ns
F
TOGGLE
(1)
Internal toggle rate
(1)
-300-300MHz
F
SYSTEM1
(2)
Maximum system frequency
(2)
-159-152MHz
F
SYSTEM2
(2)
Maximum system frequency
(2)
-141-135MHz
F
EXT1
(3)
Maximum external frequency
(3)
-118-114MHz
F
EXT2
(3)
Maximum external frequency
(3)
-108-104MHz
T
PSUD
Direct input register p-term clock setup time 1.7 - 1.7 - ns
T
PSU1
P-term clock setup time (single p-term) 0.9 - 0.9 - ns
T
PSU2
P-term clock setup time (OR array) 1.7 - 1.7 - ns
T
PHD
Direct input register p-term clock hold time 1.4 - 1.4 - ns
T
PH
P-term clock hold 2.7 - 2.7 - ns
T
PCO
P-term clock to output - 8.4 - 8.4 ns
T
OE
/T
OD
Global OE to output enable/disable - 10.0 - 10.0 ns
T
POE
/T
POD
P-term OE to output enable/disable - 11.0 - 11.0 ns
T
MOE
/T
MOD
Macrocell driven OE to output enable/disable - 11.0 - 11.0 ns
T
PAO
P-term set/reset to output valid - 9.7 - 9.7 ns
T
AO
Global set/reset to output valid - 8.3 - 8.3 ns
T
SUEC
Register clock enable setup time 3.7 - 3.7 - ns
T
HEC
Register clock enable hold time 0.0 - 0.0 - ns
T
CW
Global clock pulse width High or Low 2.2 - 2.2 - ns
T
PCW
P-term pulse width High or Low 7.5 - 7.5 - ns
T
APRPW
Asynchronous preset/reset pulse width (High or Low) 7.5 - 7.5 - ns
T
CONFIG
(4)
Configuration time - 50.0 - 50 μs
Notes:
1. F
TOGGLE
is the maximum frequency of a dual edge triggered T flip-flop with output enabled.
2. F
SYSTEM
(1/T
CYCLE
) is the internal operating frequency for a device fully populated with 16-bit up/down, Resetable binary counter
(one counter per function block).
3. F
EXT
(1/T
SU1
+T
CO
) is the maximum external frequency.
4. Typical configuration current during
T
CONFIG
is 2.3 mA.