XA2C64A CoolRunner-II Automotive CPLD
DS553 (v1.1) May 5, 2007 www.xilinx.com 7
Product Specification
R
Internal Timing Parameters
Symbol Parameter
(1)
-7 -8
UnitsMin. Max. Min. Max.
Buffer Delays
T
IN
Input buffer delay - 2.4 - 2.4 ns
T
DIN
Direct data register input delay - 4.0 - 3.7 ns
T
GCK
Global clock buffer delay - 2.5 - 2.5 ns
T
GSR
Global set/reset buffer delay - 3.5 - 3.5 ns
T
GTS
Global 3-state buffer delay - 3.9 - 3.9 ns
T
OUT
Output buffer delay - 2.8 - 2.8 ns
T
EN
Output buffer enable/disable delay - 6.1 - 6.1 ns
P-term Delays
T
CT
Control term delay - 2.5 - 2.5 ns
T
LOGI1
Single P-term delay adder - 0.8 - 0.8 ns
T
LOGI2
Multiple P-term delay adder - 0.8 - 0.8 ns
Macrocell Delay
T
PDI
Input to output valid - 0.7 - 0.7 ns
T
LDI
Setup before clock (transparent latch) - 2.5 - 2.5 ns
T
SUI
Setup before clock 1.8 - 2.1 - ns
T
HI
Hold after clock 0.0 - 0.0 - ns
T
ECSU
Enable clock setup time 1.3 - 1.3 - ns
T
ECHO
Enable clock hold time 0.0 - 0.0 - ns
T
COI
Clock to output valid - 0.7 - 0.7 ns
T
AOI
Set/reset to output valid - 2.0 - 2.0 ns
Feedback Delays
T
F
Feedback delay - 3.0 - 3.0 ns
T
OEM
Macrocell to global OE delay - 1.7 - 1.7 ns
I/O Standard Time Adder Delays 1.5VCMOS
T
HYS15
Hysteresis input adder - 6.0 - 6.0 ns
T
OUT15
Output adder - 1.5 - 1.5 ns
T
SLEW15
Output slew rate adder - 6.0 - 6.0 ns
I/O Standard Time Adder Delays 1.8V CMOS
T
HYS18
Hysteresis input adder - 4.0 - 4.0 ns
T
OUT18
Output adder - 0.0 - 0.0 ns
T
SLEW
Output slew rate adder - 5.0 - 5.0 ns
XA2C64A CoolRunner-II Automotive CPLD
8 www.xilinx.com DS553 (v1.1) May 5, 2007
Product Specification
R
I/O Standard Time Adder Delays 2.5V CMOS
T
IN25
Standard input adder - 0.6 - 0.7 ns
T
HYS25
Hysteresis input adder - 3.0 - 3.0 ns
T
OUT25
Output adder - 0.9 - 1.0 ns
T
SLEW25
Output slew rate adder - 5.0 - 5.5 ns
I/O Standard Time Adder Delays 3.3V CMOS/TTL
T
IN33
Standard input adder - 0.6 - 0.8 ns
T
HYS33
Hysteresis input adder - 3.0 - 3.0 ns
T
OUT33
Output adder - 1.4 - 1.7 ns
T
SLEW33
Output slew rate adder - 5.0 - 6.6 ns
(1) 1.5 ns input pin signal rise/fall.
Internal Timing Parameters (Continued)
Symbol Parameter
(1)
-7 -8
UnitsMin. Max. Min. Max.
XA2C64A CoolRunner-II Automotive CPLD
DS553 (v1.1) May 5, 2007 www.xilinx.com 9
Product Specification
R
Switching Characteristics
AC Test Circuit
Typical I/O Output Curves
Figure 4: Typical I/O Output Curves
Figure 2: Derating Curve for T
PD
Figure 3: AC Load Circuit
Number of Outputs Switching
12 4 8 1
6
3.0
4.0
5.0
V
CC
= V
CCIO
= 1.8V, T = 25
o
C
T
PD2
(ns)
5.5
4.5
3.5
DS092_02_09230
2
R
1
V
CC
C
L
R
2
Device
Under Test
Output Type
LVTTL33
LVCMOS33
LVCMOS25
LVCMOS18
LVCMOS15
R
1
268Ω
275Ω
188Ω
112.5Ω
150Ω
R
2
235Ω
275Ω
188Ω
112.5Ω
150Ω
C
L
35 pF
35 pF
35 pF
35 pF
35 pF
DS092_03_09230
2
Test Point
Notes:
1. C
L
includes test fixtures and probe capacitance.
2. 1.5 nsec maximum rise/fall times on inputs.
Vo Output Volts
I/O Output Current (mA)
Vdde
1
1.5
V
1.8
V
2.5
V
3.3
V

XA2C64A-7VQG100I

Mfr. #:
Manufacturer:
Xilinx
Description:
CPLD - Complex Programmable Logic Devices XA2C64A-7VQG100I
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union