9ZXL1930
19-OUTPUT DB1900Z LOW-POWER DERIVATIVE
IDT®
19-OUTPUT DB1900Z LOW-POWER DERIVATIVE 4
9ZXL1930 REV D 112015
Pin Descriptions (cont.)
37 DIF_7 OUT 0.7V differential true clock out
p
ut
38 DIF_7# OUT 0.7V differential Com
p
lementar
y
clock out
p
ut
39 GND PWR Ground
p
in.
43 DIF_9 OUT 0.7V differential true clock out
p
ut
44 DIF_9# OUT 0.7V differential Com
p
lementar
y
clock out
p
ut
45 VDD PWR Power su
pp
l
y
, nominal 3.3V
49 DIF_11 OUT 0.7V differential true clock out
p
ut
50 DIF_11# OUT 0.7V differential Com
p
lementar
y
clock out
p
ut
51 GND PWR Ground
p
in.
56 DIF_13# OUT 0.7V differential Com
p
lementar
y
clock out
p
ut
57 VDDIO PWR Pow er su
pp
l
y
for differential out
p
uts
62 DIF_15# OUT 0.7V differential Com
p
lementar
y
clock out
p
ut
63 GND PWR Ground
p
in.
64 VDD PWR Power su
pp
l
y
, nominal 3.3V
68 DIF_17# OUT 0.7V differential Com
p
lementar
y
clock out
p
ut
69 VDDIO PWR Pow er su
pp
l
y
for differential out
p
uts
70 GND PWR Ground
p
in.
9ZXL1930
19-OUTPUT DB1900Z LOW-POWER DERIVATIVE
IDT®
19-OUTPUT DB1900Z LOW-POWER DERIVATIVE 5
9ZXL1930 REV D 112015
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the 9ZXL1930. These ratings, which are standard
values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other
conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute
maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over
the recommended operating temperature range.
Electrical Characteristics–DIF_IN Clock Input Parameters
PARAMETER SYMBOL CONDITIONS
MIN TYP MAX
UNITS NOTES
3.3V Core Supply Voltage VDDA, R 4.6 V
1,2
3.3V Logic Supply Voltage VDD 4.6 V 1,2
I/O Supply Voltage VDDIO 4.6 V
1,2
Input Low Voltage V
IL
GND-0.5 V 1
Input High Voltage V
IH
Except for SMBus interface V
DD
+0.5V V 1
Input High Voltage V
IHSMB
SMBus clock and data pins 5.5V V 1
Storage Temperature Ts -65 150
°
C
1
Junction Temperature Tj 125 °C
1
Input ESD protection
ESD prot Human Body Model 2000 V 1
1
Guaranteed by design and characterization, not 100% tested in production.
2
Operation under these conditions is neither implied nor
g
uaranteed.
TA = T
COM
; Supply Voltage VDD/VDDA = 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%. See Test Loads for Loading Conditions
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS NOTES
Input Crossover Voltage -
DIF_IN
V
CROSS
Cross Over Voltage 150 900 mV 1
Input Swing - DIF_IN V
SWING
Differential value 300 mV 1
Input Slew Rate - DIF_IN dv/dt Measured differentially 0.4 8 V/ns 1,2
Input Leakage Current I
IN
V
IN
= V
DD ,
V
IN
=
GND -5 5 uA
Input Duty Cycle d
tin
Measurement from differential wavefrom 45 55 % 1
Input Jitter - Cycle to Cycle J
DIFIn
Differential Measurement 0 125 ps 1
1
Guaranteed by desi
g
n and characterization, not 100% tested in production.
2
Slew rate measured throu
g
h +/-75mV window centered around differential zero
9ZXL1930
19-OUTPUT DB1900Z LOW-POWER DERIVATIVE
IDT®
19-OUTPUT DB1900Z LOW-POWER DERIVATIVE 6
9ZXL1930 REV D 112015
Electrical Characteristics–Input/Supply/Common Output Parameters
TA = T
COM
; Supply Voltage VDD/VDDA = 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%. See Test Loads for Loading Conditions
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS NOTES
Ambient Operating
Temperature
T
COM
Commmercial range 0 70 °C 1
Input High Voltage V
IH
Single-ended inputs, except SMBus, low
threshold and tri-level inputs
2V
DD
+ 0.3 V 1
Input Low Voltage V
IL
Single-ended inputs, except SMBus, low
threshold and tri-level inputs
GND
- 0.3 0.8 V 1
I
IN
Single-ended inputs, V
IN
= GND, V
IN
= VDD -5 5 uA 1
I
INP
Single-ended inputs
V
IN
= 0 V; Inputs with internal pull-up resistors
V
IN
= VDD; Inputs with internal pull-down resistors
-200 200 uA 1
F
ib
yp
V
DD
= 3.3 V, Bypass mode 33 150 MHz 2
F
i
p
ll
V
DD
= 3.3 V, 100MHz PLL mode 90 100.00 110 MHz 2
F
i
p
ll
V
DD
= 3.3 V, 133.33MHz PLL mode 120 133.33 147 MHz 2
Pin Inductance L
p
in
7nH1
C
IN
Logic Inputs, except DIF_IN 1.5 5 pF 1
C
INDIF_IN
DIF_IN differential clock inputs 1.5 2.7 pF 1,4
C
OUT
Output pin capacitance 6 pF 1
Clk Stabilization T
STAB
From V
DD
Power-Up and after input clock
stabilization or de-assertion of PD# to 1st clock
1ms1,2
Input SS Modulation
Frequency
f
MODI N
Allowable Frequency
(Triangular Modulation)
30 33 kHz 1
OE# Latency t
LATOE#
DIF start after OE# assertion
DIF stop after OE# deassertion
412clocks1
Tdrive_PD# t
DRVPD
DIF output enable after
PD# de-assertion
300 us 1,3
Tfall t
F
Fall time of control inputs 5 ns 1,2
Trise t
R
Rise time of control inputs 5 ns 1,2
SMBus Input Low Voltage V
ILSMB
0.8 V 1
SMBus Input High Voltage V
IHSMB
2.1 V
DDSMB
V1
SMBus Output Low Voltage V
OLSMB
@ I
PULLUP
0.4 V 1
SMBus Sink Current I
PULLUP
@ V
OL
4mA1
Nominal Bus Voltage V
DDSMB
3V to 5V +/- 10% 2.7 5.5 V 1
SCLK/SDATA Rise Time t
RSMB
(Max VIL - 0.15) to (Min VIH + 0.15) 1000 ns 1
SCLK/SDATA Fall Time t
FSMB
(Min VIH + 0.15) to (Max VIL - 0.15) 300 ns 1
SMBus Operating
Frequency
f
MAXSMB
Maximum SMBus operating frequency 100 kHz 1,5
1
Guaranteed by design and characterization, not 100% tested in production.
2
Control input must be monotonic from 20% to 80% of input swing.
5
The differential input clock must be running for the SMBus to be active
Input Current
3
Time from deassertion until outputs are >200 mV
4
DIF_IN input
Capacitance
Input Frequency

9ZXL1930BKLFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer HIGH PERF. ZDB
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet