Philips Semiconductors
P89LPC901/902/903
8-bit microcontrollers with two-clock 80C51 core
Product data Rev. 05 — 17 December 2004 46 of 53
9397 750 14465
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
11. Dynamic characteristics
[1] Parameters are valid over operating temperature range unless otherwise specified. Parts are tested to 2 MHz, but are guaranteed to
operate down to 0 Hz.
Table 14: AC characteristics
V
DD
= 2.4 V to 3.6 V, unless otherwise specified.
T
amb
=
40
°
Cto+85
°
C for industrial, unless otherwise specified.
[1]
Symbol Parameter Conditions Variable clock f
osc
=12MHz Unit
Min Max Min Max
f
RCOSC
internal RC oscillator frequency
(nominal f = 7.3728 MHz) trimmed
to ± 1% at T
amb
=25°C
7.189 7.557 7.189 7.557 MHz
f
WDOSC
internal Watchdog oscillator
frequency (nominal f = 400 kHz)
320 520 320 520 kHz
Crystal oscillator (P89LPC901)
f
osc
oscillator frequency 0 12 - - MHz
t
CLCL
clock cycle see Figure 22 83- --ns
f
CLKP
CLKLP active frequency 0 8 - - MHz
Glitch filter
glitch rejection, P1.5/
RST pin - 50 - 50 ns
signal acceptance, P1.5/
RST pin 125 - 125 - ns
glitch rejection, any pin except
P1.5/
RST
- 15 - 15 ns
signal acceptance, any pin except
P1.5/
RST
50 - 50 - ns
External clock (P89LPC901)
t
CHCX
HIGH time see Figure 22 33 t
CLCL
t
CLCX
33 - ns
t
CLCX
LOW time see Figure 22 33 t
CLCL
t
CHCX
33 - ns
t
CLCH
rise time see Figure 22 -8 -8ns
t
CHCL
fall time see Figure 22 -8 -8ns
Shift register (UART mode 0 - P89LPC903)
t
XLXL
serial port clock cycle time see Figure 21 16 t
CLCL
- 1333 - ns
t
QVXH
output data set-up to clock rising
edge
see Figure 21 13 t
CLCL
- 1083 - ns
t
XHQX
output data hold after clock rising
edge
see Figure 21 -t
CLCL
+ 20 - 103 ns
t
XHDX
input data hold after clock rising
edge
see Figure 21 -0 -0ns
t
DVXH
input data valid to clock rising edge see Figure 21 150 - 150 - ns
Philips Semiconductors
P89LPC901/902/903
8-bit microcontrollers with two-clock 80C51 core
Product data Rev. 05 — 17 December 2004 47 of 53
9397 750 14465
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
[1] Parameters are valid over operating temperature range unless otherwise specified. Parts are tested to 2 MHz, but are guaranteed to
operate down to 0 Hz.
[2] When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to
hold the device in reset at power-up until V
DD
has reached its specified level. When system power is removed V
DD
will fall below the
minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout
detect circuit may be required to hold the device in reset when V
DD
falls below the minimum specified operating voltage.
Table 15: AC characteristics (P89LPC901)
V
DD
= 3.0V to 3.6 V, unless otherwise specified.
T
amb
=
40
°
Cto+85
°
C for industrial, unless otherwise specified.
[1]
Symbol Parameter Conditions Variable clock f
osc
=18MHz Unit
Min Max Min Max
f
RCOSC
internal RC oscillator frequency
(nominal f = 7.3728 MHz) trimmed
to ± 1% at T
amb
=25°C
7.189 7.557 7.189 7.557 MHz
f
WDOSC
internal Watchdog oscillator
frequency (nominal f = 400 kHz)
320 520 320 520 kHz
Crystal oscillator
f
osc
oscillator frequency
[2]
0 18 - - MHz
t
CLCL
clock cycle see Figure 22 55- --ns
f
CLKP
CLKLP active frequency 0 8 - - MHz
Glitch filter
glitch rejection, P1.5/
RST pin - 50 - 50 ns
signal acceptance, P1.5/
RST pin 125 - 125 - ns
glitch rejection, any pin except
P1.5/
RST
- 15 - 15 ns
signal acceptance, any pin except
P1.5/
RST
50 - 50 - ns
External clock
t
CHCX
HIGH time see Figure 22 22 t
CLCL
t
CLCX
22 - ns
t
CLCX
LOW time see Figure 22 22 t
CLCL
t
CHCX
22 - ns
t
CLCH
rise time see Figure 22 -5 -5ns
t
CHCL
fall time see Figure 22 -5 -5ns
Fig 21. Shift register mode timing.
01234567
Valid Valid Valid Valid Valid Valid Valid Valid
t
XLXL
002aaa425
Set TI
Set RI
t
XHQX
t
QVXH
t
XHDV
t
XHDX
Clock
Output Data
Write to SBUF
Input Data
Clear RI
Philips Semiconductors
P89LPC901/902/903
8-bit microcontrollers with two-clock 80C51 core
Product data Rev. 05 — 17 December 2004 48 of 53
9397 750 14465
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
12. Comparator electrical characteristics
[1] This parameter is characterized, but not tested in production.
Fig 22. External clock timing.
t
CHCL
t
CLCX
t
CHCX
t
C
t
CLCH
002aaa416
0.2 V
DD
+ 0.9
0.2 V
DD
- 0.1 V
V
DD
- 0.5 V
0.45 V
Table 16: Comparator electrical characteristics
V
DD
= 2.4 V to 3.6 V, unless otherwise specified.
T
amb
=
40
°
Cto+85
°
C for industrial, unless otherwise specified.
Symbol Parameter Conditions Min Typ Max Unit
V
IO
offset voltage comparator inputs - - ±20 mV
V
CR
common mode range comparator inputs 0 - V
DD
0.3 V
CMRR common mode rejection ratio
[1]
--50 dB
response time - 250 500 ns
comparator enable to output valid - - 10 µs
I
IL
input leakage current, comparator 0 < V
IN
<V
DD
--±10 µA

P89LPC902FD,112

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC MCU 8BIT 1KB FLASH 8SO
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union