IS61WV5128EDBLL-10TLI

Integrated Silicon Solution, Inc. — www.issi.com 7
Rev. B
11/08/2011
1
2
3
4
5
6
7
8
9
10
11
12
IS61/64WV5128EDBLL
WRITE CYCLE SWITCHING CHARACTERISTICS
(1,3)
(Over Operating Range)
-8 -10 -20
Symbol Parameter Min. Max. Min. Max. Min. Max. Unit
twC Write Cycle Time 8 10 20 ns
tsCe CE to Write End 6.5 8 12 ns
taw Address Setup Time 6.5 8 12 ns
to Write End
tha Address Hold from Write End 0 0 0 ns
tsa Address Setup Time 0 0 0 ns
tPwe1 WE Pulse Width 6.5 8 12 ns
tPwe2 WE Pulse Width (OE = LOW) 8.0 10 17 ns
tsd Data Setup to Write End 5 6 9 ns
thd Data Hold from Write End 0 0 0 ns
thzwe
(2)
WE LOW to High-Z Output 3.5 5 9 ns
tlzwe
(2)
WE HIGH to Low-Z Output 2 2 2 ns
Notes:
1. Test conditions and output loading conditions are specified in the AC Test Conditions and AC Test Loads (Figure 1).
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. The internal write time is defined by the overlap of CE LOW, and WE LOW. All signals must be in valid states to initiate a
Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising
or falling edge of the signal that terminates the write. Shaded area product in development
8 Integrated Silicon Solution, Inc. — www.issi.com
Rev. B
11/08/2011
IS61/64WV5128EDBLL
AC WAVEFORMS
WRITE CYCLE NO. 1
(1,2)
(CE Controlled, OE = HIGH or LOW)
DATA UNDEFINED
t
WC
VALID ADDRESS
t
SCE
t
PWE1
t
PWE2
t
AW
t
HA
HIGH-Z
t
HD
t
SA
t
HZWE
ADDRESS
CE
WE
D
OUT
DIN
DATA
IN
VALID
t
LZWE
t
SD
CE_WR1.eps
Integrated Silicon Solution, Inc. — www.issi.com 9
Rev. B
11/08/2011
1
2
3
4
5
6
7
8
9
10
11
12
IS61/64WV5128EDBLL
Notes:
1. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write,
but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the Write.
2. I/O will assume the High-Z state if OE
> Vih.
DATA UNDEFINED
LOW
t
WC
VALID ADDRESS
t
PWE1
t
AW
t
HA
HIGH-Z
t
HD
t
SA
t
HZWE
ADDRESS
CE
WE
D
OUT
D
IN
OE
DATA
IN
VALID
t
LZWE
t
SD
CE_WR2.eps
WRITE CYCLE NO. 2
(1,2)
(WE Controlled: OE is HIGH During Write Cycle)
WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle)
DATA UNDEFINED
t
WC
VALID ADDRESS
LOW
LOW
t
PWE2
t
AW
t
HA
HIGH-Z
t
HD
t
SA
t
HZWE
ADDRESS
CE
WE
D
OUT
DIN
OE
DATA
IN
VALID
t
LZWE
t
SD
CE_WR3.eps

IS61WV5128EDBLL-10TLI

Mfr. #:
Manufacturer:
ISSI
Description:
SRAM 4Mb 2.4-3.6V 10ns 512x8 Async SRAM
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union