MT41K2G8KJR-125:A

TwinDie™ 1.35V DDR3L SDRAM
MT41K4G4 – 256 Meg x 4 x 8 Banks x 2 Ranks
MT41K2G8 – 128 Meg x 8 x 8 Banks x 2 Ranks
Description
The 16Gb (TwinDie™) DDR3L SDRAM (1.35V) uses
Micron’s 8Gb DDR3L SDRAM die (essentially two
ranks of the 8Gb DDR3L SDRAM). Refer to Micron’s
8Gb DDR3L SDRAM data sheet for the specifications
not included in this document.
Features
Uses 8Gb Micron die
Two ranks (includes dual CS#, ODT, CKE, and ZQ
balls)
Each rank has eight internal banks for concurrent
operation
V
DD
= V
DDQ
= 1.35V (1.283–1.45V); backward com-
patible to V
DD
= V
DDQ
= 1.5V ±0.075V
1.35V center-terminated push/pull I/O
JEDEC-standard ball-out
Low-profile package
T
C
of 0°C to 95°C
0°C to 85°C: 8192 refresh cycles in 64ms
85°C to 95°C: 8192 refresh cycles in 32ms
Industrial temperature (IT) available
Options Marking
Configuration
512 Meg x 4 x 8 banks x 2 ranks 4G4
128 Meg x 8 x 8 banks x 2 ranks 2G8
FBGA package (Pb-free)
78-ball FBGA
(9.5mm x 13.0mm x 1.2mm)
KJR
Timing – cycle time
1
1.071ns @ CL = 13 (DDR3L-1866) -107
1.25ns @ CL = 11 (DDR3L-1600) -125
Self refresh
Standard None
Operating temperature
Commercial (0°C T
C
95°C) None
Industrial (–40°C T
C
95°C) IT
Revision :A
Note:
1. CL = CAS (READ) latency.
Table 1: Key Timing Parameters
Speed Grade Data Rate (MT/s) Target
t
RCD-
t
RP-CL
t
RCD (ns)
t
RP (ns) CL (ns)
-107
1
1866 13-13-13 13.91 13.91 13.91
-125 1600 11-11-11 13.75 13.75 13.75
Note:
1. Backward compatible to 1600, CL = 11 (-125).
Table 2: Addressing
Parameter 4 Gig x 4 2 Gig x 8
Configuration 512 Meg x 4 x 8 banks x 2 ranks 128 Meg x 8 x 8 banks x 2 ranks
Refresh count 8K 8K
Row address 64K A[15:0] 64K A[15:0]
Bank address 8 BA[2:0] 8 BA[2:0]
Column address 2K A[13,11, 9:0] 2K A[11,9:0]
16Gb: x4, x8 TwinDie DDR3L SDRAM
Description
PDF: 09005aef862e2c0a
DDR3L_16Gb_x4_x8_2CS_TwinDie.pdf - Rev. B 03/15 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2014 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
Ball Assignments and Descriptions
Figure 1: 78-Ball FBGA Ball Assignments (Top View)
4 65
A
B
C
D
E
F
G
H
J
K
L
M
N
1
V
SS
V
SS
V
DDQ
V
SSQ
V
REFDQ
ODT1
ODT0
CS1#
V
SS
V
DD
V
SS
V
DD
V
SS
2
V
DD
V
SSQ
DQ2
NF, DQ6
V
DDQ
V
SS
V
DD
CS0#
BA0
A3
A5
A7
RESET#
3
NC
DQ0
DQS
DQS#
NF, DQ4
RAS#
CAS#
WE#
BA2
A0
A2
A9
A13
7
NF, NF/TDQS#
DM, DM/TDQS
DQ1
V
DD
NF, DQ7
CK
CK#
A10/AP
A15
A12/BC#
A1
A11
A14
8
V
SS
V
SSQ
DQ3
V
SS
NF, DQ5
V
SS
V
DD
ZQ0
V
REFCA
BA1
A4
A6
A8
9
V
DD
V
DDQ
V
SSQ
V
SSQ
V
DDQ
CKE1
CKE0
ZQ1
V
SS
V
DD
V
SS
V
DD
V
SS
Note:
1. Dark balls (with ring) designate balls that differ from the monolithic versions.
16Gb: x4, x8 TwinDie DDR3L SDRAM
Ball Assignments and Descriptions
PDF: 09005aef862e2c0a
DDR3L_16Gb_x4_x8_2CS_TwinDie.pdf - Rev. B 03/15 EN
2
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2014 Micron Technology, Inc. All rights reserved.
Table 3: FBGA 78-Ball Descriptions
Symbol Type Description
A15, A14, A13,
A12/BC#, A11,
A10/AP, A[9:0]
Input Address inputs: Provide the row address for ACTIVATE commands, and the column ad-
dress and auto precharge bit (A10) for READ/WRITE commands, to select one location out
of the memory array in the respective bank. A10 sampled during a PRECHARGE com-
mand determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected
by BA[2:0]) or all banks (A10 HIGH). The address inputs also provide the op-code during a
LOAD MODE command. Address inputs are referenced to V
REFCA
. A12/BC#: When enabled
in the mode register (MR), A12 is sampled during READ and WRITE commands to deter-
mine whether burst chop (on-the-fly) will be performed (HIGH = burst length (BL) of 8 or
no burst chop, LOW = burst chop (BC) of 4, burst chop).
BA[2:0] Input Bank address inputs: BA[2:0] define the bank to which an ACTIVATE, READ, WRITE, or
PRECHARGE command is being applied. BA[2:0] define which mode register (MR0, MR1,
MR2, or MR3) is loaded during the LOAD MODE command. BA[2:0] are referenced to
V
REFCA
.
CK, CK# Input Clock: CK and CK# are differential clock inputs. All command, address, and control input
signals are sampled on the crossing of the positive edge of CK and the negative edge of
CK#. Output data strobe (DQS, DQS#) is referenced to the crossings of CK and CK#.
CKE[1:0] Input Clock enable: CKE enables (registered HIGH) and disables (registered LOW) internal cir-
cuitry and clocks on the DRAM. The specific circuitry that is enabled/disabled is depend-
ent upon the DDR3L SDRAM configuration and operating mode. Taking CKE LOW pro-
vides PRECHARGE power-down and SELF REFRESH operations (all banks idle) or active
power-down (row active in any bank). CKE is synchronous for power-down entry and exit
and for self refresh entry. CKE is asynchronous for self refresh exit. Input buffers (exclud-
ing CK, CK#, CKE, RESET#, and ODT) are disabled during power-down. Input buffers (ex-
cluding CKE and RESET#) are disabled during SELF REFRESH. CKE is referenced to V
REFCA
.
CS#[1:0] Input Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command
decoder. All commands are masked when CS# is registered HIGH. CS# provides for exter-
nal rank selection on systems with multiple ranks. CS# is considered part of the command
code.
DM Input Input data mask: DM is an input mask signal for write data. Input data is masked when
DM is sampled HIGH, along with the input data, during a write access. Although the DM
ball is input-only, the DM loading is designed to match that of the DQ and DQS balls. DM
is referenced to V
REFDQ
. DM has an optional use as TDQS on the x8.
ODT[1:0] Input On-die termination: ODT enables (registered HIGH) and disables (registered LOW) ter-
mination resistance internal to the DDR3L SDRAM. When enabled in normal operation,
ODT is only applied to each of the following balls: DQ[7:0], DQS, DQS#, and DM for the
x8; DQ[3:0], DQS, DQS#, and DM for the x4. The ODT input is ignored if disabled via the
LOAD MODE command. ODT is referenced to V
REFCA
.
RAS#, CAS#, WE# Input Command inputs: RAS#, CAS#, and WE# (along with CS#) define the command being
entered and are referenced to V
REFCA
.
RESET# Input Reset: RESET# is an active LOW CMOS input referenced to V
SS
. The RESET# input receiver
is a CMOS input defined as a rail-to-rail signal with DC HIGH 0.8 × V
DDQ
and DC LOW
0.2 × V
DDQ
. RESET# assertion and desertion are asynchronous.
DQ[3:0] I/O Data input/output: Bidirectional data bus for x4 configuration. DQ[3:0] are referenced
to V
REFDQ
.
16Gb: x4, x8 TwinDie DDR3L SDRAM
Ball Assignments and Descriptions
PDF: 09005aef862e2c0a
DDR3L_16Gb_x4_x8_2CS_TwinDie.pdf - Rev. B 03/15 EN
3
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2014 Micron Technology, Inc. All rights reserved.

MT41K2G8KJR-125:A

Mfr. #:
Manufacturer:
Micron
Description:
IC DRAM 16G PARALLEL 78FBGA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet