ICS9DB823B
EIGHT OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN1, GEN2 AND QPI
IDT®
EIGHT OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN1, GEN2 AND QPI 13
ICS9DB823B REV F 091812
General SMBus Serial Interface Information
How to Write
Controller (host) sends a start bit
Controller (host) sends the write address
IDT clock will acknowledge
Controller (host) sends the beginning byte location = N
IDT clock will acknowledge
Controller (host) sends the byte count = X
IDT clock will acknowledge
Controller (host) starts sending Byte N through Byte
N+X-1
IDT clock will acknowledge each byte one at a time
Controller (host) sends a Stop bit
How to Read
Controller (host) will send a start bit
Controller (host) sends the write address
IDT clock will acknowledge
Controller (host) sends the beginning byte location = N
IDT clock will acknowledge
Controller (host) will send a separate start bit
Controller (host) sends the read address
IDT clock will acknowledge
IDT clock will send the data byte count = X
IDT clock sends Byte N+X-1
IDT clock sends Byte 0 through Byte X (if X
(H)
was
written to Byte 8)
Controller (host) will need to acknowledge each byte
Controller (host) will send a not acknowledge bit
Controller (host) will send a stop bit
Index Block Write Operation
Controller (Host) IDT (Slave/Receiver)
TstarT bit
Slave Address
WR WRite
ACK
Beginning Byte = N
ACK
Data Byte Count = X
ACK
Beginning Byte N
X Byte
ACK
O
O O
O O
O
Byte N + X - 1
ACK
PstoP bit
Read Address Write Address
DD
(H)
DC
(H)
Index Block Read Operation
Controller (Host) IDT (Slave/Receiver)
TstarT bit
Slave Address
WR WRite
ACK
Beginning Byte = N
ACK
RT Repeat starT
Slave Address
RD ReaD
ACK
Data Byte Count=X
ACK
X Byte
Beginning Byte N
ACK
O
O O
O O
O
Byte N + X - 1
N Not acknowledge
PstoP bit
ICS9DB823B
EIGHT OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN1, GEN2 AND QPI
IDT®
EIGHT OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN1, GEN2 AND QPI 14
ICS9DB823B REV F 091812
SMBus Table: Frequency Select Register, READ/WRITE ADDRESS (DC/DD)
Pin # Name Control Function T
yp
e 0 1 Defaul
t
Bit 7
PD_Mode PD# drive mode RW driven Hi-Z 0
Bit 6
STOP_Mode DIF_Stop# drive mode RW driven Hi-Z 0
Bit 5
PD_Polarity Select PD polarity RW Low High 0
Bit 4
Reserved Reserved RW X
Bit 3
BYPASS#1 BYPASS#/PLL1 RW Input
Bit 2
PLL_BW# Select PLL BW RW High BW Low BW 1
Bit 1
BYPASS#0 BYPASS#/PLL0 RW Input
Bit 0
SRC_DIV# SRC Divide by 2 Select RW x/2 x/1 1
SMBus Table: Output Control Register
Pin # Name Control Function T
yp
e 0 1 Defaul
t
Bit 7
DIF_7 Output Enable RW Disable Enable 1
Bit 6
DIF_6 Output Enable RW Disable Enable 1
Bit 5
DIF_5 Output Enable RW Disable Enable 1
Bit 4
DIF_4 Output Enable RW Disable Enable 1
Bit 3
DIF_3 Output Enable RW Disable Enable 1
Bit 2
DIF_2 Output Enable RW Disable Enable 1
Bit 1
DIF_1 Output Enable RW Disable Enable 1
Bit 0
DIF_0 Output Enable RW Disable Enable 1
NOTE:
The SMBus Output Enable Bit must be '1' AND the respective OE pin must be active for the output to run!
SMBus Table: OE Pin Control Register
Pin # Name Control Function T
yp
e 0 1 Defaul
t
Bit 7
DIF_7 DIF_7 Stoppable with DIFSTOP RW Free-run Stoppable 0
Bit 6
DIF_6 DIF_6 Stoppable with DIFSTOP RW Free-run Stoppable 0
Bit 5
DIF_5 DIF_5 Stoppable with DIFSTOP RW Free-run Stoppable 0
Bit 4
DIF_4 DIF_4 Stoppable with DIFSTOP RW Free-run Stoppable 0
Bit 3
DIF_3 DIF_3 Stoppable with DIFSTOP RW Free-run Stoppable 0
Bit 2
DIF_2 DIF_2 Stoppable with DIFSTOP RW Free-run Stoppable 0
Bit 1
DIF_1 DIF_1 Stoppable with DIFSTOP RW Free-run Stoppable 0
Bit 0
DIF_0 DIF_0 Stoppable with DIFSTOP RW Free-run Stoppable 0
SMBus Table: Reserved Register
Pin # Name Control Function T
yp
e 0 1 Defaul
t
Bit 7
X
Bit 6
X
Bit 5
X
Bit 4
X
Bit 3
X
Bit 2
X
Bit 1
X
Bit 0
X
See Bypass
Readback Table
See Bypass
Readback Table
-
- Reserved
B
y
te 0
-
-
-
38,37
34,33
-
-
-
B
y
te 1
42,41
38,37
34,33
30,29
20,21
16,17
12,13
8,9
B
y
te 2
42,41
30,29
20,21
16,17
12,13
8,9
B
y
te 3
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
ICS9DB823B
EIGHT OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN1, GEN2 AND QPI
IDT®
EIGHT OUTPUT DIFFERENTIAL BUFFER FOR PCIE GEN1, GEN2 AND QPI 15
ICS9DB823B REV F 091812
SMBus Table: Vendor & Revision ID Register
Pin # Name Control Function T
yp
e 0 1 Defaul
t
Bit 7
RID3 R - - 0
Bit 6
RID2 R - - 0
Bit 5
RID1 R - - 0
Bit 4
RID0 R - - 1
Bit 3
VID3 R - - 0
Bit 2
VID2 R - - 0
Bit 1
VID1 R - - 0
Bit 0
VID0 R - - 1
SMBus Table: DEVICE ID
Pin # Name Control Function T
yp
e 0 1 Defaul
t
Bit 7
RW 1
Bit 6
RW 0
Bit 5
RW 0
Bit 4
RW 0
Bit 3
RW 0
Bit 2
RW 0
Bit 1
RW 1
Bit 0
RW 0
SMBus Table: Byte Count Register
Pin # Name Control Function T
yp
e 0 1 Defaul
t
Bit 7
BC7 RW - - 0
Bit 6
BC6 RW - - 0
Bit 5
BC5 RW - - 0
Bit 4
BC4 RW - - 0
Bit 3
BC3 RW - - 0
Bit 2
BC2 RW - - 1
Bit 1
BC1 RW - - 1
Bit 0
BC0 RW - - 1
B
y
te 4
-
REVISION ID
-
-
-
VENDOR ID
-
-
-
-
-
-
-
-
-
B
y
te 5
-
-
-
B
y
te 6
-
Writing to this register configures how many
bytes will be read back.
-
-
-
-
-
-
-
Device ID 1
Device ID 6
Device ID 7 (MSB)
Device ID is 82 Hex
for 9DB823
Device ID 5
Device ID 4
Device ID 3
Device ID 0
Device ID 2

9DB823BFLFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 8 OUTPUT PCIE GEN2 BUFFER w/QPI
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet