IS61LV12816L-10LQI-TR

IS61LV12816L
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
7
Rev. F
10/27/05
ISSI
®
DATA VALID
READ1.eps
PREVIOUS DATA VALID
t
AA
t
OHA
t
OHA
t
RC
DOUT
ADDRESS
t
RC
t
OHA
t
AA
t
DOE
t
LZOE
t
ACE
t
LZCE
t
HZOE
HIGH-Z
DATA VALID
UB_CEDR2.eps
t
HZB
ADDRESS
OE
CE
LB, UB
D
OUT
t
HZCE
t
BA
t
LZB
READ CYCLE NO. 2
(1,3)
AC WAVEFORMS
READ CYCLE NO. 1
(1,2)
(Address Controlled) (CE = OE = VIL, UB or LB = VIL)
Notes:
1. WE is HIGH for a Read Cycle.
2. The device is continuously selected. OE, CE, UB, or LB = V
IL.
3. Address is valid prior to or coincident with CE LOW transition.
IS61LV12816L
8
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. F
10/27/05
ISSI
®
WRITE CYCLE SWITCHING CHARACTERISTICS
(1,3)
(Over Operating Range)
-8 ns -10 ns
Symbol Parameter Min. Max Min. Max. Unit
tWC Write Cycle Time 8 10 ns
tSCE CE to Write End 7 8 ns
tAW Address Setup Time 7 8 ns
to Write End
tHA Address Hold from Write End 0 0 ns
tSA Address Setup Time 0 0 ns
tPBW LB, UB Valid to End of Write 6.5 8 ns
tPWE1 WE Pulse Width (OE = HIGH) 6 7 ns
tPWE2 WE Pulse Width (OE = LOW) 6.5 8 ns
tSD Data Setup to Write End 4 5 ns
tHD Data Hold from Write End 0 0 ns
tHZWE
(3)
WE LOW to High-Z Output 3 4 ns
tLZWE
(3)
WE HIGH to Low-Z Output 0 0 ns
Notes:
1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to
3.0V and output loading specified in Figure 1.
2. The internal write time is defined by the overlap of CE LOW and UB or LB, and WE LOW. All signals must be in valid states
to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced
to the rising or falling edge of the signal that terminates the write.
3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
IS61LV12816L
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
9
Rev. F
10/27/05
ISSI
®
WRITE CYCLE NO. 1
(1,2)
(CE Controlled, OE = HIGH or LOW)
DATA UNDEFINED
t
WC
VALID ADDRESS
t
SCE
t
PWE1
t
PWE2
t
AW
t
HA
HIGH-Z
t
PBW
t
HD
t
SA
t
HZWE
ADDRESS
CE
UB, LB
WE
D
OUT
D
IN
DATA
IN VALID
t
LZWE
t
SD
UB_CEWR1.eps

IS61LV12816L-10LQI-TR

Mfr. #:
Manufacturer:
ISSI
Description:
SRAM 2Mb 128Kx16 10ns Async SRAM 3.3v
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union