©2011 Silicon Storage Technology, Inc. DS-25018A 05/11
22
16 Mbit Multi-Purpose Flash Plus
SST39VF1601C / SST39VF1602C
Data Sheet
A
Microchip Technology Company
Figure 8: CE# Controlled Program Cycle Timing Diagram
Figure 9: Data# Polling Timing Diagram
1380 F26.0
ADDRESSES
DQ
15-0
CE#
555 2AA 555 ADDR
XXAA XX55 XXA0 DATA
WORD
(ADDR/DATA)
OE#
WE#
RY/BY#
VALID
T
DH
T
CPH
T
AS
T
CH
T
CS
T
AH
T
CP
T
DS
T
BY
T
BR
T
BP
Note: WP# must be held in proper logic state (V
IL
or V
IH
) 1µs prior to and 1µs after the command sequence.
X can be V
IL
or V
IH
, but no other value.
1380 F27.0
ADDRESS A
19-0
DQ
7
DATA
WE#
OE#
CE#
RY/BY#
DATA # DATA # DATA
T
OES
T
OEH
T
BY
T
CE
T
OE
©2011 Silicon Storage Technology, Inc. DS-25018A 05/11
23
16 Mbit Multi-Purpose Flash Plus
SST39VF1601C / SST39VF1602C
Data Sheet
A
Microchip Technology Company
Figure 10:Toggle Bits Timing Diagram
Figure 11:WE# Controlled Chip-Erase Timing Diagram
1380 F07.0
ADDRESS A
MS-0
DQ
6
and DQ
2
WE#
OE#
CE#
T
OE
T
OEH
T
CE
T
OES
TWO READ CYCLES
WITH SAME OUTPUTS
Note: A
MS
= Most significant address
A
MS
=A
19
1380 F31.0
ADDRESSES
DQ
15-0
WE#
555 2AA 2AA555 555
XX55
XX10
XX55XXAA
XX80
XXAA
555
OE#
CE#
RY/BY#
VALID
SIX-BYTE CODE FOR CHIP-ERASE
T
OEH
T
SCE
T
BY
T
BR
Note: This device also supports CE# controlled Chip-Erase operation. The WE# and CE# signals are inter-
changeable as long as minimum timings are met. (See Table 18).
WP# must be held in proper logic state (V
IH
) 1µs prior to and 1µs after the command sequence.
X can be V
IL
or V
IH
, but no other value.
©2011 Silicon Storage Technology, Inc. DS-25018A 05/11
24
16 Mbit Multi-Purpose Flash Plus
SST39VF1601C / SST39VF1602C
Data Sheet
A
Microchip Technology Company
Figure 12:WE# Controlled Block-Erase Timing Diagram
Figure 13:WE# Controlled Sector-Erase Timing Diagram
1380 F32.0
ADDRESSES
DQ
15-0
WE#
555 2AA 2AA555 555
XX55
XX30
XX55XXAA
XX80
XXAA
BA
X
OE#
CE#
RY/BY#
VALID
SIX-BYTE CODE FOR BLOCK-ERASE
T
WP
T
BE
T
BY
T
BR
Note: This device also supports CE# controlled Block-Erase operation. The WE# and CE# signals are inter-
changeable as long as minimum timings are met. (See Table 18).
BA
X
= Block Address
WP# must be held in proper logic state (V
IL
or V
IH
) 1µs prior to and 1µs after the command sequence.
X can be V
IL
or V
IH
, but no other value.
1380 F28.0
ADDRESSES
DQ
15-0
WE#
555 2AA 2AA555 555
XX55
XX50
XX55XXAA
XX80
XXAA
SA
X
OE#
CE#
RY/BY#
VALID
SIX-BYTE CODE FOR SECTOR-ERASE
T
WP
T
SE
T
BY
T
BR
Note: This device also supports CE# controlled Sector-Erase operation. The WE# and CE# signals are interchangeable
as long as minimum timings are met. (See Table 18).
SA
X
= Block Address
WP# must be held in proper logic state (V
IL
or V
IH
) 1µs prior to and 1µs after the command sequence.
X can be V
IL
or V
IH
, but no other value.

SST39VF1601C-70-4C-EKE

Mfr. #:
Manufacturer:
Microchip Technology
Description:
NOR Flash 16M (1Mx16) 70ns Commercial Temp
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union