IDT5P49EE515
VERSACLOCK
®
LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR
IDT®
VERSACLOCK
®
LOW POWER CLOCK GENERATOR 14
IDT5P49EE515 REV H 101711
AC Timing Electrical Characteristics
Symbol Parameter Test Conditions Min. Typ. Max. Units
f
IN
Input Frequency Input Frequency Limit (TCXO_IN) 10
1
40 MHz
1 / t1 Output Frequency Single Ended Clock output limit (LVTTL) 3.3V 0.001 120 MHz
Single Ended Clock output limit (LVTTL) 2.5V 110 MHz
Single Ended Clock output limit (LVTTL) 1.8V 100 MHz
f
VCO
VCO Frequency VCO operating Frequency Range 100 475 MHz
f
PFD
PFD Frequency PFD operating Frequency Range 0.5
1
20 MHz
t2 Input Duty Cycle Duty Cycle for Input 40 60 %
t3 Output Duty Cycle Measured at VDD/2 45 55 %
t4 Slew Rate, SLEWx(bits) = 00 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
5.1 V/ns
Slew Rate, SLEWx(bits) = 01 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
4.4
Slew Rate, SLEWx(bits) = 10 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
2.8
Slew Rate, SLEWx(bits) = 11 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
1.8
t5 Clock Jitter Peak-to-peak period jitter, CLK outputs
measured at VDD/2; f
PFD
>= 10 MHz
Single output frequency only.
100 ps
Peak-to-peak period jitter, CLK outputs
measured at VDD/2; f
PFD
>= 10 MHz
Multiple output frequencies switching.
200 ps
t7 Lock Time PLL Lock Time from Power-up
1
1.Time from supply voltage crosses VDD=1.62V to PLLs are locked.
520ms
PLL Lock time from shutdown mode 5 10 ms