IDT5P49EE515
VERSACLOCK
®
LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR
IDT®
VERSACLOCK
®
LOW POWER CLOCK GENERATOR 13
IDT5P49EE515 REV H 101711
DC Electrical Characteristics for 3.3 Volt LVTTL
1
DC Electrical Characteristics for 2.5Volt LVTTL
1
DC Electrical Characteristics for 1.8Volt LVTTL
1
Power Supply Characteristics for LVTTL Outputs
1: See “Recommended Operating Conditions” table. Alway completely power up VDD and VDDx prior to applying VDDO
power.
Symbol Parameter Test Conditions Min Typ Max Unit
V
OH
Output HIGH Voltage I
OH
= 33mA 2.4 VDDO V
V
OL
Output LOW Voltage I
OH
= 33mA 0.4 V
I
OZDD
Output Leakage Current 3-state outputs 5 µA
Symbol Parameter Test Conditions Min Typ Max Unit
V
OH
Output HIGH Voltage I
OH
= 25mA 2.1 VDDO V
V
OL
Output LOW Voltage I
OH
= 25mA 0.4 V
I
OZDD
Output Leakage Current 3-state outputs 5 µA
Symbol Parameter Test Conditions Min Typ Max Unit
V
OH
Output HIGH Voltage VDD = 1.71V to 1.89V 0.65*VDDO VDDO V
V
OL
Output LOW Voltage 0.35*VDDO V
V
IH
Input HIGH Voltage SEL[1:0], 3.3V tolerant 0.75VDD V
V
IL
Input LOW Voltage SEL[1:0], 3.3V tolerant 0.25VDD V
I
OZDD
Output Leakage Current 3-state outputs 5 µA
Total Supply Current Vs VCO Frequency
0
2
4
6
8
10
12
14
0 100 200 300 400
VCO Frequency(MHz)
Total Supply
Current(mA)
1 PLL ON IDD (mA) 2 PLLs On IDD (mA)
3 PLLs on IDD (mA) All PLLs ON IDD (mA)
IDT5P49EE515
VERSACLOCK
®
LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR
IDT®
VERSACLOCK
®
LOW POWER CLOCK GENERATOR 14
IDT5P49EE515 REV H 101711
AC Timing Electrical Characteristics
Symbol Parameter Test Conditions Min. Typ. Max. Units
f
IN
Input Frequency Input Frequency Limit (TCXO_IN) 10
1
40 MHz
1 / t1 Output Frequency Single Ended Clock output limit (LVTTL) 3.3V 0.001 120 MHz
Single Ended Clock output limit (LVTTL) 2.5V 110 MHz
Single Ended Clock output limit (LVTTL) 1.8V 100 MHz
f
VCO
VCO Frequency VCO operating Frequency Range 100 475 MHz
f
PFD
PFD Frequency PFD operating Frequency Range 0.5
1
20 MHz
t2 Input Duty Cycle Duty Cycle for Input 40 60 %
t3 Output Duty Cycle Measured at VDD/2 45 55 %
t4 Slew Rate, SLEWx(bits) = 00 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
5.1 V/ns
Slew Rate, SLEWx(bits) = 01 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
4.4
Slew Rate, SLEWx(bits) = 10 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
2.8
Slew Rate, SLEWx(bits) = 11 Single-Ended 3.3V LVCMOS Output clock rise
and fall time, 20% to 80% of VDD (Output
Load = 7 pF)
1.8
t5 Clock Jitter Peak-to-peak period jitter, CLK outputs
measured at VDD/2; f
PFD
>= 10 MHz
Single output frequency only.
100 ps
Peak-to-peak period jitter, CLK outputs
measured at VDD/2; f
PFD
>= 10 MHz
Multiple output frequencies switching.
200 ps
t7 Lock Time PLL Lock Time from Power-up
1
1.Time from supply voltage crosses VDD=1.62V to PLLs are locked.
520ms
PLL Lock time from shutdown mode 5 10 ms
IDT5P49EE515
VERSACLOCK
®
LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR
IDT®
VERSACLOCK
®
LOW POWER CLOCK GENERATOR 15
IDT5P49EE515 REV H 101711
Test Circuits and Conditions
1
Test Circuits for DC Outputs
Other Termination Scheme (Block Diagram)
LVTTL Output Load: ~7pF for each output
OUTPUTS
GND
CLKOUT
CLOAD
RS

5P49EE515NDGI

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products PROGRAMMABLE PLL LOW POWER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet