PCA9538 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 8 — 8 November 2017 16 of 34
NXP Semiconductors
PCA9538
8-bit I
2
C-bus and SMBus low power I/O port with interrupt and reset
[1] V
DD
must be lowered to 0.2 V in order to reset part.
[2] Each I/O must be externally limited to a maximum of 25 mA and the device must be limited to a maximum current of 100 mA.
[3] The total current sourced by all I/Os must be limited to 85 mA.
V
OH
HIGH-level output voltage I
OH
= 8 mA
V
DD
=4.5V
[3]
4.1 - - V
V
DD
=3.0V
[3]
2.5 - - V
I
OH
= 10 mA
V
DD
=4.5V
[3]
4.0 - - V
V
DD
=3.0V
[3]
2.4 - - V
I
LI
input leakage current V
I
=V
DD
=V
SS
1-+1A
C
i
input capacitance - 5 10 pF
Interrupt INT
I
OL
LOW-level output current V
OL
=0.4V 3 13 - mA
Select inputs A0, A1, RESET
V
IL
LOW-level input voltage 0.5 - +0.8 V
V
IH
HIGH-level input voltage 2.0 - 5.5 V
I
LI
input leakage current 1-+1A
Table 11. Static characteristics for PCA9538PW/Q900 AEC-Q100 compliant device …continued
V
DD
= 3.0 V to 5.5 V; V
SS
=0V; T
amb
=
40
C to +125
C; unless otherwise specified.
Symbol Parameter Conditions Min Typ Max Unit
PCA9538 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 8 — 8 November 2017 17 of 34
NXP Semiconductors
PCA9538
8-bit I
2
C-bus and SMBus low power I/O port with interrupt and reset
10. Dynamic characteristics
[1] t
VD;ACK
= time for Acknowledgement signal from SCL LOW to SDA (out) LOW.
[2] t
VD;DAT
= minimum time for the SDA data out to be valid following SCL LOW.
[3] C
b
= total capacitance of one bus line in pF.
Table 12. Dynamic characteristics
Symbol Parameter Conditions Standard-mode
I
2
C-bus
Fast-mode I
2
C-bus Unit
Min Max Min Max
f
SCL
SCL clock frequency 0 100 0 400 kHz
t
BUF
bus free time between a STOP and
START condition
4.7 - 1.3 - s
t
HD;STA
hold time (repeated) START condition 4.0 - 0.6 - s
t
SU;STA
set-up time for a repeated START
condition
4.7 - 0.6 - s
t
SU;STO
set-up time for STOP condition 4.0 - 0.6 - s
t
HD;DAT
data hold time 0 - 0 - ns
t
VD;ACK
data valid acknowledge time
[1]
0.3 3.45 0.1 0.9 s
t
VD;DAT
data valid time
[2]
300 - 50 - ns
t
SU;DAT
data set-up time 250 - 100 - ns
t
LOW
LOW period of the SCL clock 4.7 - 1.3 - s
t
HIGH
HIGH period of the SCL clock 4.0 - 0.6 - s
t
r
rise time of both SDA and SCL signals - 1000 20 + 0.1C
b
[3]
300 ns
t
f
fall time of both SDA and SCL signals - 300 20 + 0.1C
b
[3]
300 ns
t
SP
pulse width of spikes that must be
suppressed by the input filter
-50 - 50ns
Port timing
t
v(Q)
data output valid time - 200 - 200 ns
t
su(D)
data input set-up time 100 - 100 - ns
t
h(D)
data input hold time 1 - 1 - s
Interrupt timing
t
v(INT)
valid time on pin INT -4 - 4s
t
rst(INT)
reset time on pin INT -4 - 4s
RESET
t
w(rst)
reset pulse width 4 - 4 - ns
t
rec(rst)
reset recovery time 0 - 0 - ns
t
rst
reset time 400 - 400 - ns
PCA9538 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 8 — 8 November 2017 18 of 34
NXP Semiconductors
PCA9538
8-bit I
2
C-bus and SMBus low power I/O port with interrupt and reset
Fig 14. Definition of timing
t
SP
t
BUF
t
HD;STA
PP S
t
LOW
t
r
t
HD;DAT
t
f
t
HIGH
t
SU;DAT
t
SU;STA
Sr
t
HD;STA
t
SU;STO
SDA
SCL
002aaa986
0.7 × V
DD
0.3 × V
DD
0.7 × V
DD
0.3 × V
DD
Rise and fall times refer to V
IL
and V
IH
.
Fig 15. I
2
C-bus timing diagram
SCL
SDA
t
HD;STA
t
SU;DAT
t
HD;DAT
t
f
t
BUF
t
SU;STA
t
LOW
t
HIGH
t
VD;ACK
002aab285
t
SU;STO
protocol
START
condition
(S)
bit 7
MSB
(A7)
bit 6
(A6)
bit 1
(D1)
bit 0
(D0)
1
/ f
SCL
t
r
t
VD;DAT
acknowledge
(A)
STOP
condition
(P)
0.3 × V
DD
0.7 × V
DD
0.3 × V
DD
0.7 × V
DD
Fig 16. Definition of RESET timing
SDA
SCL
002aad732
t
rst
50 %
30 %
50 % 50 %
50 %
t
rec(rst)
t
w(rst)
RESET
IOn
after reset,
I/Os reconfigured
as inputs
START
t
rst
ACK or read cycle

PCA9538PW,118

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Interface - I/O Expanders I2C/SMBUS 8BIT GPIO
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union