REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
a
ADSP-2189M
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 World Wide Web Site: http://www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2000
DSP Microcomputer
FUNCTIONAL BLOCK DIAGRAM
SERIAL PORTS
SPORT 1SPORT 0
MEMORY
PROGRAMMABLE
I/O
AND
FLAGS
BYTE DMA
CONTROLLER
PROGRAM
MEMORY
32K
24 BIT
DATA
MEMORY
48K
16 BIT
TIMER
ADSP-2100 BASE
ARCHITECTURE
SHIFTER
MAC
ALU
ARITHMETIC UNITS
POWER-DOWN
CONTROL
PROGRAM
SEQUENCER
DAG 2
DAG 1
DATA ADDRESS
GENERATORS
PROGRAM MEMORY ADDRESS
DATA MEMORY ADDRESS
PROGRAM MEMORY DATA
DATA MEMORY DATA
EXTERNAL
DATA
BUS
EXTERNAL
ADDRESS
BUS
INTERNAL
DMA
PORT
EXTERNAL
DATA
BUS
OR
FULL MEMORY
MODE
HOST MODE
GENERAL DESCRIPTION
The ADSP-2189M is a single-chip microcomputer optimized
for digital signal processing (DSP) and other high speed nu-
meric processing applications.
The ADSP-2189M combines the ADSP-2100 family base archi-
tecture (three computational units, data address generators and
a program sequencer) with two serial ports, a 16-bit internal
DMA port, a byte DMA port, a programmable timer, Flag I/O,
extensive interrupt capabilities, and on-chip program and data
memory.
The ADSP-2189M integrates 192K bytes of on-chip memory
configured as 32K words (24-bit) of program RAM and 48K
words (16-bit) of data RAM. Power-down circuitry is also pro-
vided to meet the low power needs of battery operated portable
equipment. The ADSP-2189M is available in a 100-lead LQFP
package.
In addition, the ADSP-2189M supports new instructions, which
include bit manipulations—bit set, bit clear, bit toggle, bit test—
new ALU constants, new multiplication instruction (x squared),
biased rounding, result free ALU operations, I/O memory trans-
fers and global interrupt masking, for increased flexibility.
FEATURES
PERFORMANCE
13.3 ns Instruction Cycle Time @ 2.5 Volts (Internal),
75 MIPS Sustained Performance
Single-Cycle Instruction Execution
Single-Cycle Context Switch
3-Bus Architecture Allows Dual Operand Fetches in
Every Instruction Cycle
Multifunction Instructions
Power-Down Mode Featuring Low CMOS Standby
Power Dissipation with 200 CLKIN Cycle Recovery
from Power-Down Condition
Low Power Dissipation in Idle Mode
INTEGRATION
ADSP-2100 Family Code Compatible (Easy to Use Alge-
braic Syntax), with Instruction Set Extensions
192K Bytes of On-Chip RAM, Configured as 32K Words
On-Chip Program Memory RAM and 48K Words On-
Chip Data Memory RAM
Dual Purpose Program Memory for Both Instruction
and Data Storage
Independent ALU, Multiplier/Accumulator and Barrel
Shifter Computational Units
Two Independent Data Address Generators
Powerful Program Sequencer Provides Zero Overhead
Looping Conditional Instruction Execution
Programmable 16-Bit Interval Timer with Prescaler
100-Lead LQFP
SYSTEM INTERFACE
Flexible I/O Structure Allows 2.5 V or 3.3 V Operation;
All Inputs Tolerate Up to 3.6 V, Regardless of Mode
16-Bit Internal DMA Port for High Speed Access to On-
Chip Memory (Mode Selectable)
4 MByte Memory Interface for Storage of Data Tables
and Program Overlays (Mode Selectable)
8-Bit DMA to Byte Memory for Transparent Program
and Data Memory Transfers (Mode Selectable)
I/O Memory Interface with 2048 Locations Supports
Parallel Peripherals (Mode Selectable)
Programmable Memory Strobe and Separate I/O
Memory Space Permits “Glueless” System Design
Programmable Wait-State Generation
Two Double-Buffered Serial Ports with Companding
Hardware and Automatic Data Buffering
Automatic Booting of On-Chip Program Memory from
Byte-Wide External Memory, e.g., EPROM, or
Through Internal DMA Port
Six External Interrupts
13 Programmable Flag Pins Provide Flexible System
Signaling
UART Emulation through Software SPORT Reconfiguration
ICE-Port™ Emulator Interface Supports Debugging in
Final Systems
ICE-Port is a trademark of Analog Devices, Inc.
ADSP-2189M* PRODUCT PAGE QUICK LINKS
Last Content Update: 02/23/2017
COMPARABLE PARTS
View a parametric search of comparable parts.
EVALUATION KITS
EZ-KIT Lite Evaluation Kit for ADSP-218x Processor
DOCUMENTATION
Application Notes
AN-227: Digital Control System Design with the
ADSP-2100 Family
AN-227: Digital Control System Design with the
ADSP-2100 Family
AN-334: Digital Signal Processing Techniques
AN-524: ADV601/ADV611 Bin Width Calculation in
ADSP-21xx DSP
EE-06: ADSP-21xx Serial Port Startup Issues
EE-100: ADSP-218x External Overlay Memory
EE-102: Mode D and ADSP-218x Pin Compatibility - the
FAQs
EE-104: Setting Up Streams with the VisualDSP Debugger
EE-11: ADSP-2181 Priority Chain & IDMA Holdoffs
EE-110: A Quick Primer on ELF and DWARF File Formats
EE-115: ADSP-2189 IDMA Interface to Motorola MC68300
Family of Microprocessors
EE-12: Interrupts and Programmable Flags on the
ADSP-2185/2186
EE-121: Porting Code from ADSP-21xx to ADSP-219x
EE-122: Coding for Performance on the ADSP-219x
EE-123: An Overview of the ADSP-219x Pipeline
EE-124: Booting up the ADSP-2192
EE-125: ADSP-218x Embedded System Software
Management and In-System-Programming (ISP)
EE-128: DSP in C++: Calling Assembly Class Member
Functions From C++
EE-129: ADSP-2192 Interprocessor Communication
EE-130: Making Fast Transition from ADSP-21xx to
ADSP-219x
EE-131: Booting the ADSP-2191/95/96 DSPs
EE-133: Converting From Legacy Architecture Files To
Linker Description Files for the ADSP-218x
EE-139: Interfacing the ADSP-2191 to an AD7476 via the
SPI Port
EE-142: Autobuffering, C and FFTs on the ADSP-218x
EE-144: Creating a Master-Slave SPI Interface Between
Two ADSP-2191 DSPs
EE-145: SPI Booting of the ADSP-2191 using the Atmel
AD25020N on an EZ-KIT Lite Evaluation Board
EE-146: Implementing a Boot Manager for ADSP-218x
Family DSPs
EE-152: Using Software Overlays with the ADSP-219x and
VisualDSP 2.0++
EE-153: ADSP-2191 Programmable PLL
EE-154: ADSP-2191 Host Port Interface
EE-156: Support for the H.100 protocol on the ADSP-2191
EE-158: ADSP-2181 EZ-Kit Lite IDMA to PC Printer Port
Interface
EE-159: Initializing DSP System & Control Registers From C
and C++
EE-164: Advanced EPROM Boot and No-boot Scenarios
with ADSP-219x DSPs
EE-168: Using Third Overtone Crystals with the ADSP-218x
DSP
EE-17: ADSP-2187L Memory Organization
EE-18: Choosing and Using FFTs for ADSP-21xx
EE-188: Using C To Implement Interrupt-Driven Systems
On ADSP-219x DSPs
EE-2: Using ADSP-218x I/O Space
EE-226: ADSP-2191 DSP Host Port Booting
EE-227: CAN Configuration Procedure for ADSP-21992
DSPs
EE-249: Implementing Software Overlays on ADSP-218x
DSPs with VisualDSP++®
EE-32: Language Extensions: Memory Storage Types, ASM
& Inline Constructs
EE-33: Programming The ADSP-21xx Timer In C
EE-35: Troubleshooting your ADSP-218x EZ-ICE
EE-356: Emulator and Evaluation Hardware
Troubleshooting Guide for CCES Users
EE-36: ADSP-21xx Interface to the IOM-2 bus
EE-38: ADSP-2181 IDMA Port - Cycle Steal Timing
EE-39: Interfacing 5V Flash Memory to an ADSP-218x (Byte
Programming Algorithm)
EE-48: Converting Legacy 21xx Systems To A 218x System
Design
EE-5: ADSP-218x Full Memory Mode vs. Host Memory
Mode
EE-60: Simulating an RS-232 UART Using the Synchronous
Serial Ports on the ADSP-21xx Family DSPs
EE-64: Setting Mode Pins on Reset
EE-68: Analog Devices JTAG Emulation Technical
Reference
EE-71: Minimum Rise Time Specs for Critical Interrupt and
Clock Signals on the ADSP-21x1/21x5
EE-74: Analog Devices Serial Port Development and
Troubleshooting Guide
EE-78: BDMA Usage on 100 pin ADSP-218x DSPs
Configured for IDMA Use
EE-79: EPROM Booting In Host Mode with 100 Pin 218x
Processors
EE-82: Using an ADSP-2181 DSP's IO Space to IDMA Boot
Another ADSP-2181
EE-89: Implementing A Software UART on the ADSP-2181
EZ-Kit-Lite
EE-90: Using the 21xx C-FFT Library
EE-96: Interfacing Two AD73311 Codecs to the ADSP-218x
Data Sheet
ADSP-2189M: DSP Microcomputer Data Sheet
Emulator Manuals
ADSP-218X Family EZ-ICE Hardware Installation Guide
Evaluation Kit Manuals
ADSP-2189M EZ-KIT Lite
®
Evaluation System Manual
ADSP-218x DSP family and ADSP-2192 EZ-KIT Lite
®
Installation Procedure -Non-USB
Integrated Circuit Anomalies
ADSP-2189M Anomaly List for Revision 0.0-0.4
Processor Manuals
ADSP 21xx Processors: Manuals
ADSP-218x DSP Hardware Reference
ADSP-218x DSP Instruction Set Reference
Using the ADSP-2100 Family Volume 1
Using the ADSP-2100 Family Volume 2
Software Manuals
VisualDSP++ 3.5 Assembler and Preprocessor Manual for
ADSP-218x and ADSP-219x DSPs
VisualDSP++ 3.5 C Compiler and Library Manual for
ADSP-218x DSPs
VisualDSP++ 3.5 C/C++ Compiler and Library Manual for
ADSP-219x Processors
VisualDSP++ 3.5 Component Software Engineering User's
Guide for 16-Bit Processors
VisualDSP++ 3.5 Getting Started Guide for 16-Bit
Processors
VisualDSP++ 3.5 Kernel VDK User's Guide for 16-Bit
Processors
VisualDSP++ 3.5 Linker and Utilities Manual for 16-Bit
Processors
VisualDSP++ 3.5 Loader Manual for 16-Bit Processors
VisualDSP++ 3.5 User's Guide for 16-Bit Processors

ADSP-2189MKSTZ-300

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Digital Signal Processors & Controllers - DSP, DSC 16B 75 MIPS 2.5V 2 Serial Prts Host Prt
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union