16 Copyright 2010 Cirrus Logic (All Rights Reserved) DS636F2
EP9301
Entry Level ARM9 System-on-Chip Processor
SDRAM Burst Write Cycle
Figure 4. SDRAM Burst Write Cycle Timing Measurement
SDCLK
SDCSn
RASn
CASn
SDWEn
DQMn
AD
DA
t
clk_low
t
clk_high
t
clkrf
t
d
t
h
t
h
n n +1 n + 2 n + 3
DS636F2 Copyright 2010 Cirrus Logic (All Rights Reserved) 17
EP9301
Entry Level ARM9 System-on-Chip Processor
SDRAM Auto Refresh Cycle
Note: Chip select shown as bus to illustrate multiple devices being put into auto refresh in one access
Figure 5. SDRAM Auto Refresh Cycle Timing Measurement
SDCLK
SDCSn
RASn
CASn
SDWEn
t
clk_low
t
clk_high
7bde
t
d
t
h
t
clkrf
18 Copyright 2010 Cirrus Logic (All Rights Reserved) DS636F2
EP9301
Entry Level ARM9 System-on-Chip Processor
Static Memory 32-bit Read on 8-bit External Bus
Parameter Symbol Min Typ Max Unit
AD setup to CSn assert time
t
ADs
t
HCLK
-
-ns
CSn assert to Address transition time
t
AD1
-
t
HCLK
× (WST1 + 1)
-ns
Address assert time
t
AD2
-
t
HCLK
× (WST1 + 1)
-ns
AD transition to CSn deassert time
t
AD3
-
t
HCLK
× (WST1 + 2)
-ns
AD hold from CSn deassert time
t
ADh
t
HCLK
--ns
RDn assert time
t
RDpwL
-
t
HCLK
× (4 × WST1 + 5)
-ns
CSn to RDn delay time
t
RDd
-- 3ns
CSn assert to DQMn assert delay time
t
DQMd
-- 1ns
DA setup to AD transition time
t
DAs1
15 - - ns
DA setup to RDn deassert time
t
DAs2
t
HCLK
+ 12
--ns
DA hold from AD transition time
t
DAh1
0- -ns
DA hold from RDn deassert time
t
DAh2
0- -ns
Figure 6. Static Memory Multiple Word Read 8-bit Cycle Timing Measurement
1
CSn
WRn
RDn
DA
AD
DQMn
t
ADs
t
AD1
t
AD2
t
AD2
t
DAs1
t
RDd
t
DAh1
t
DAh1
t
DAh1
t
DAs1
t
DAs1
t
DAs2
t
DAh2
t
ADh
WAIT
t
RDd
t
DQMd
t
AD3

EP9301-CQZ

Mfr. #:
Manufacturer:
Cirrus Logic
Description:
Microprocessors - MPU IC Entry-Level ARM9 SOC Processor
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet