© Semiconductor Components Industries, LLC, 2015
April, 2015− Rev. 13
1 Publication Order Number:
NB100LVEP222/D
NB100LVEP222
2.5 V/3.3 V 2:1:15
Differential ECL/PECL ÷1/÷2
Clock Driver
The NB100LVEP222 is a low skew 2:1:15 differential ÷1/÷2 ECL
fanout buffer designed with clock distribution in mind. The
LVECL/LVPECL input signal pairs can be used in a differential
configuration or single−ended (with V
BB
output reference bypassed
and connected to the unused input of a pair). Either of two fully
differential clock inputs may be selected. Each of the four output
banks of 2, 3, 4, and 6 differential pairs may be independently
configured to fanout 1X or 1/2X of the input frequency. When the
output banks are configured with the B1 mode, data can also be
distributed. The LVEP222 specifically guarantees low output to output
skew. Optimal design, layout, and processing minimize skew within a
device and from lot to lot. This device is an improved version of the
MC100LVE222 with higher speed capability and reduced skew.
The fsel pins and CLK_Sel pin are asynchronous control inputs.
Any changes may cause indeterminate output states requiring an MR
pulse to resynchronize any 1/2X outputs (See Figure 4). Unused
output pairs should be left unterminated (open) to reduce power and
switching noise.
The NB100LVEP222, as with most ECL devices, can be operated
from a positive V
CC
/V
CC0
supply in LVPECL mode. This allows the
LVEP222 to be used for high performance clock distribution in
+2.5/3.3 V systems. In a PECL environment series or Thevenin line,
terminations are typically used as they require no additional power
supplies. For more information on using PECL, designers should refer
to Application Note AN1406/D. For a SPICE model, refer to
Application Note AN1560/D.
The V
BB
pin, an internally generated voltage supply, is available to
this device only. For single−ended LVPECL input conditions, the
unused differential input is connected to V
BB
as a switching reference
voltage. V
BB
may also rebias AC coupled inputs. When used, decouple
V
BB
and V
CC
/V
CC0
via a 0.01 mF capacitor and limit current sourcing
or sinking to 0.5 mA. When not used, V
BB
should be left open.
Single−ended CLK input operation is limited to a V
CC
/V
CC0
3.0 V in
LVPECL mode, or V
EE
v 3.0 V in NECL mode.
Features
20 ps Output−to−Output Skew
85 ps Part−to−Part Skew
Selectable 1x or 1/2x Frequency Outputs
LVPECL Mode Operating Range:
V
CC
/V
CC0
= 2.375 V to 3.8 V with V
EE
= 0 V
NECL Mode Operating Range:
V
CC
/V
CC0
= 0 V with V
EE
= −2.375 V to −3.8 V
Internal Input Pulldown Resistors
Performance Upgrade to ON Semiconductors MC100LVE222
V
BB
Output
These Devices are Pb−Free and are RoHS Compliant
www.onsemi.com
LQFP−52
FA SUFFIX
CASE 848H
MARKING
DIAGRAMS*
*For additional marking information, refer to
Application Note AND8002/D.
See detailed ordering and shipping information in the packag
e
dimensions section on page 11 of this data sheet.
ORDERING INFORMATION
A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
G = Pb−Free Package
NB100
LVEP222
AWLYYWWG
1
QFN−52
MN SUFFIX
CASE 485M
152
NB100
LVEP222
AWLYYWWG
1
52
52
NB100LVEP222
www.onsemi.com
2
Qc2
Qc3
Qc2
Qc0
Qc1
V
CC0
Qd3
40
41
42
43
44
45
46
47
25
24
23
22
21
20
19
12345678
39 38 37 36 35 34 33 32
26
Qd3
Qd2
Qd2
Qd1
Qd1
Qd0
Qd0
V
CC0
Qb0
Qb0
Qb1
Qb1
Qb2
Qb2
V
CC0
All V
CC
, V
CC0
, and V
EE
pins must be externally connected to appropriate Power Supply to guarantee proper operation.V
CC
pin internally
connected to V
CC0
pins. The thermally conductive exposed pad on package bottom (see package case drawing) must be attached to a
heat−sinking conduit. This exposed pad is electrically connected to V
EE
internally.
Figure 1. 52−Lead LQFP Pinout (Top View)
fsela
fselb
CLK_Sel
CLK1
NB100LVEP222
CLK0
V
BB
fselc
fseld
V
EE
910111213
48
49
50
51
52
31 30 29 28 27
18
17
16
15
14
Qd5
Qd5
Qd4
Qd4
V
CC0
Qa0
Qa0
Qa1
Qa1
V
CC0
V
CC
MR
CLK0
CLK1
Qc0
Qc1
NC
NC
V
CC0
Qc3
V
CC0
NB100LVEP222
www.onsemi.com
3
Figure 2. QFN−52 Pinout (Top View)
VCC0
Qa0
Qa1
Qa1
VCC0
Qb0
Qb0
VCC
VCC0
Qc0
MR
CLK_SEL
Qc2
Qc3
Qd5
Qd2
Qd1
Qd2
Qd1
Qd4
1
2
3
4
5
6
7
8
9
10
11
12
13
fsela
fselb
CLK0
CLK0
VBB
fselc
fseld
VEE
14
15
16
17
18
19
20
21
22
23
24
25
26
Qd5
Qd4
Qd3
Qd3
Qd0
Qd0
39
38
37
36
35
34
33
32
31
30
29
28
27
NC
VCC0
Qc3
Qc2
Qc1
Qc1
Qc0
52
51
50
49
48
47
46
45
44
43
42
41
40
Qa0
Exposed Pad (EP)
NB100LVEP222
Qb1
Qb1
Qb2
Qb2
VCC0
NC
VCC0
VCC0
CLK1
CLK1
Table 1. PIN DESCRIPTION
FUNCTION
ECL Differential Input Clock
ECL Differential Input Clock
ECL Clock Select
ECL Master Reset
ECL Differential Outputs
ECL Differential Outputs
ECL Differential Outputs
ECL Differential Outputs
ECL 1 or 2 Select
Reference Voltage Output
Positive Supply, V
CC
= V
CC0
Negative Supply
No Connect
PIN
CLK0*, CLK0
**
CLK1*, CLK1
**
CLK_Sel*
MR*
Qa0:1, Qa0:1
Qb0:2, Qb0:2
Qc0:3, Qc0:3
Qd0:5, Qd0:5
fseln*
V
BB
V
CC
, V
CC0
V
EE
***
NC
* Pins will default LOW when left open.
** Pins will default HIGH when left open.
***The thermally conductive exposed pad on the bottom of the package is
electrically connected to V
EE
internally.
Table 2. FUNCTION TABLE
Input
Function
Active
CLK0
÷1
MR
CLK_Sel
fseln
LH
Reset
CLK1
÷2

NB100LVEP222FAG

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Clock Drivers & Distribution 2.5/3.3V 1:15 Diff ECL/PECL Clk Driver
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union