DATASHEET
9FGL06 DECEMBER 1, 2016 1 ©2016 Integrated Device Technology, Inc.
6-output 3.3V PCIe Clock Generator 9FGL06
Description
The 9FGL06 devices are 3.3V members of IDT's 3.3V
Full-Featured PCIe family. The devices have 6 output enables
for clock management and support 2 different spread
spectrum levels in addition to spread off. The 9FGL06
supports PCIe Gen1-4 Common Clocked architectures (CC)
and PCIe Separate Reference no-Spread (SRnS) and
Separate Reference Independent Spread (SRIS) clocking
architectures. The 9FGL06P1 can be programmed with a
user-defined power up default SMBus configuration.
Recommended Application
PCIe Gen1-4 clock generation for Riser Cards, Storage,
Networking, JBOD, Communications, Access Points
Output Features
6 – 100 MHz Low-Power HCSL (LP-HCSL) DIF pairs
9FGL0641 default ZOUT = 100
9FGL0651 default ZOUT = 85
9FGL06P1 factory programmable defaults
1 - 3.3V LVCMOS REF output w/Wake-On-LAN (WOL)
support
Easy AC-coupling to other logic families, see IDT
application note AN-891
Key Specifications
PCIe Gen1-2-3-4 CC-compliant
PCIe Gen2-3 SRIS-compliant
DIF cycle-to-cycle jitter <50ps
DIF output-to-output skew <50ps
DIF 12k-20M phase jitter is <2ps rms when SSC is off
REF phase jitter is <300fs rms, SSC off, and <1.5ps rms,
SSC is On
±100ppm frequency accuracy on all clocks
Features/Benefits
Direct connection to 100 (xx41) or 85 (xx51)
transmission lines; saves 24 resistors compared to
standard PCIe devices
172mW typical power consumption (@3.3V); eliminates
thermal concerns
SMBus-selectable features allows optimization to customer
requirements:
control input polarity
control input pull up/downs
slew rate for each output
differential output amplitude
33, 85 or 100 output impedance for each output
spread spectrum amount
41 and 51 devices contain default configuration; SMBus
interface not required for device operation
P1 device allows factory programming of customer-defined
SMBus power up default; allows exact optimization to
customer requirements
8MHz - 40MHz input frequency with 9FGL08P1 device
(25MHz default); flexibility
OE# pins; support DIF power management
Pin/SMBus selectable 0%, -0.25% or -0.5% spread on DIF
outputs; minimize EMI and phase jitter for each application
DIF outputs blocked until PLL is locked; clean system
start-up
Two selectable SMBus addresses; multiple devices can
easily share an SMBus segment
Space saving 40-pin 5x5mm VFQFPN; minimal board
space
Block Diagram
Note: Resistors default to internal on 41/51 devices. P1 devices have programmable default impedances on an output-by-output basis.
XIN/CLKIN_25
X2
vSS_EN_tri
^CKPWRGD_PD#
SDATA_3.3
REF
vOE(5:0)#
SCLK_3.3
vSADR
6
603-25-150JA4I 25MHz
SSC Capable
PLL
Control
Logic
DIF0
DIF1
DIF2
DIF3
DIF4
DIF5
6-OUTPUT 3.3V PCIE CLOCK GENERATOR 2 DECEMBER 1, 2016
9FGL06 DATASHEET
Pin Configuration
SMBus Address Selection Table
Power Management Table
3
Power Connections
^CKPWRGD_PD#
VDDIO
vOE5#
DIF5#
DIF5
vOE4#
DIF4#
DIF4
VDDIO
VDD3.3
40 39 38 37 36 35 34 33 32 31
vSS_EN_tri
130
vOE3#
X1_25
229
DIF3#
X2
328
DIF3
VDDXTAL3.3
427
VDDIO
VDDREF3.3
526
VDDA3.3
vSADR/REF3.3
625
NC
NC
724
vOE2#
GNDDIG
823
DIF2#
SCLK_3.3
922
DIF2
SDATA_3.3
10 21
vOE1#
11 12 13 14 15 16 17 18 19 20
VDDDIG3.3
VDDIO
vOE0#
DIF0
DIF0#
VDD3.3
VDDIO
DIF1
DIF1#
NC
v prefix indicates internal 120KOhm pull down resistor
^ prefix indicates internal 120KOhm pull up resistor
9FGL06xx
epad is GND
40-pin VFQFPN, 5x5 mm, 0.4mm pitch
SADR Address
0 1101000
1 1101010
State of SADR on first application
of CKPWRGD_PD#
+ Read/Write Bit
x
x
True O/P Comp. O/P
0XX
Low
1
Low
1
Hi-Z
2
1 1 0 Running Running Running
111
Disabled
1
Disabled
1
Running
10X
Disabled
1
Disabled
1
Disabled
4
1. The output state is set by B11[1:0] (Low/Low default)
3. Input polarities defined at default values for 9FGL0641/0651.
4. See SMBus description for Byte 3, bit 4
REF
CKPW RGD_PD#
SMBus
OE bit
2. REF is Hi-Z until the 1st assertion of CKPWRGD_PD# high. After this, when
CKPWRG_PD# is low, REF is disabled unless Byte3[5]=1, in which case REF is
running.
DIFx
OEx# Pin
Pin Number
VDD VDDIO GND
441
XTAL OSC
5 41 REF Power
11 8
Digital (dirty)
Power
12,17,27,32,39 41 DIF outputs
26 41 PLL Analog
Description
DECEMBER 1, 2016 3 6-OUTPUT 3.3V PCIE CLOCK GENERATOR
9FGL06 DATASHEET
Pin Descriptions
PIN # PIN NAME PIN TYPE DESCRIPTION
1 vSS_EN_tri
LATCHED
IN
Latched select input to select spread spectrum amount at initial power up :
1 = -0.5% spread, M = -0.25%, 0 = Spread Off
2 X1_25 IN Crystal input, Nominally 25.00MHz.
3 X2 OUT Crystal output.
4 VDDXTAL3.3 PWR Power supply for XTAL, nominal 3.3V
5 VDDREF3.3 PWR VDD for REF output. nominal 3.3V.
6 vSADR/REF3.3
LATCHED
I/O
Latch to select SMBus Address/3.3V LVCMOS copy of X1/REFIN pin
7 NC N/A No Connection.
8 GNDDIG GND Ground pin for digital circuitry
9 SCLK_3.3 IN Clock pin of SMBus circuitry, 3.3V tolerant.
10 SDATA_3.3 I/O Data pin for SMBus circuitry, 3.3V tolerant.
11 VDDDIG3.3 PWR 3.3V digital power (dirty power)
12 VDDIO PWR Power supply for differential outputs
13 vOE0# IN
Active low input for enabling DIF pair 0. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
14 DIF0 OUT Differential true clock output
15 DIF0# OUT Differential Complementary clock output
16 VDD3.3 PWR Power supply, nominal 3.3V
17 VDDIO PWR Power supply for differential outputs
18 DIF1 OUT Differential true clock output
19 DIF1# OUT Differential Complementary clock output
20 NC N/A No Connection.
21 vOE1# IN
Active low input for enabling DIF pair 1. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
22 DIF2 OUT Differential true clock output
23 DIF2# OUT Differential Complementary clock output
24 vOE2# IN
Active low input for enabling DIF pair 2. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
25 NC N/A No Connection.
26 VDDA3.3 PWR 3.3V power for the PLL core.
27 VDDIO PWR Power supply for differential outputs
28 DIF3 OUT Differential true clock output
29 DIF3# OUT Differential Complementary clock output
30 vOE3# IN
Active low input for enabling DIF pair 3. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
31 VDD3.3 PWR Power supply, nominal 3.3V
32 VDDIO PWR Power supply for differential outputs
33 DIF4 OUT Differential true clock output
34 DIF4# OUT Differential Complementary clock output
35 vOE4# IN
Active low input for enabling DIF pair 4. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
36 DIF5 OUT Differential true clock output
37 DIF5# OUT Differential Complementary clock output
38 vOE5# IN
Active low input for enabling DIF pair 5. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
39 VDDIO PWR Power supply for differential outputs
40 ^CKPWRGD_PD# IN
Input notifies device to sample latched inputs and start up on first high assertion. Low enters
Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal
pull-up resistor.
41 ePAD GND Connect paddle to ground.

9FGL0641AKILF

Mfr. #:
Manufacturer:
Description:
Clock Generators & Support Products 6 Output 3.3V PCIe 100 Ohm w/ ZO
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union