10©2016 Integrated Device Technology, Inc. Revision F, January 14, 2016
853S111B Datasheet
Parameter Measurement Information
LVPECL Output Load AC Test Circuit
Part-to-Part Skew
Output Rise/Fall Time
Differential Input Level
Output Skew
Propagation Delay
SCOPE
Qx
nQx
V
EE
V
CC,
2V
-1.8V to -0.375V
V
CCO
tsk(pp)
Part 1
Part 2
nQx
Qx
nQy
Qy
nQ0:nQ9
Q0:Q9
Cross Points
V
PP
V
CMR1
V
CMR2
V
CC
V
EE
nPCLKx
PCLKx
nQx
Qx
nQy
Qy
nQ0:nQ9
Q0:Q9
nPCLKx
PCLKx
11©2016 Integrated Device Technology, Inc. Revision F, January 14, 2016
853S111B Datasheet
Applications Information
Wiring the Differential Input to Accept Single-Ended Levels
Figure 1 shows how a differential input can be wired to accept single
ended levels. The reference voltage V
1
= V
CC
/2 is generated by the
bias resistors R1 and R2. The bypass capacitor (C1) is used to help
filter noise on the DC bias. This bias circuit should be located as close
to the input pin as possible. The ratio of R1 and R2 might need to be
adjusted to position the V
1
in the center of the input voltage swing. For
example, if the input clock swing is 2.5V and V
CC
= 3.3V, R1 and R2
value should be adjusted to set V
1
at 1.25V. The values below are for
when both the single ended swing and V
CC
are at the same voltage.
This configuration requires that the sum of the output impedance of
the driver (Ro) and the series resistance (Rs) equals the transmission
line impedance. In addition, matched termination at the input will
attenuate the signal in half. This can be done in one of two ways.
First, R3 and R4 in parallel should equal the transmission line
impedance. For most 50 applications, R3 and R4 can be 100. The
values of the resistors can be increased to reduce the loading for
slower and weaker LVCMOS driver. When using single-ended
signaling, the noise rejection benefits of differential signaling are
reduced. Even though the differential input can handle full rail
LVCMOS signaling, it is recommended that the amplitude be
reduced. The datasheet specifies a lower differential amplitude,
however this only applies to differential signals. For single-ended
applications, the swing can be larger, however V
IL
cannot be less
than -0.3V and V
IH
cannot be more than V
CC
+ 0.3V. Though some
of the recommended components might not be used, the pads
should be placed in the layout. They can be utilized for debugging
purposes. The datasheet specifications are characterized and
guaranteed by using a differential signal.
Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels
Wiring the Differential Input to Accept Single-ended LVPECL Levels
Figure 2 shows an example of the differential input that can be wired
to accept single-ended LVPECL levels. The reference voltage level
V
BB
generated from the device is connected to the negative input.
The C1 capacitor should be located as close as possible to the input
pin.
Figure 2. Single-Ended LVPECL Signal Driving
Differential Input
PCLK
nPCLK
V
BB
C1
0.1uF
CLK_IN
V
CC
12©2016 Integrated Device Technology, Inc. Revision F, January 14, 2016
853S111B Datasheet
LVPECL Clock Input Interface
The PCLK /nPCLK accepts LVPECL, LVDS, CML, SSTL and other
differential signals. Both differential signals must meet the V
PP
and
V
CMR
input requirements. Figures 3A to 3F show interface examples
for the PCLK/nPCLK input driven by the most common driver types.
The input interfaces suggested here are examples only. If the driver
is from another vendor, use their termination recommendation.
Please consult with the vendor of the driver component to confirm the
driver termination requirements.
Figure 3A. PCLK/nPCLK Input Driven by an SSTL Driver
Figure 3C. PCLK/nPCLK Input Driven by a
3.3V LVPECL Driver
Figure 3E. PCLK/nPCLK Input Driven by a CML Driver
Figure 3B. PCLK/nPCLK Input Driven by a
3.3V LVDS Driver
Figure 3D. PCLK/nPCLK Input Driven by a
3.3V LVPECL Driver with AC Couple
Figure 3F. PCLK/nPCLK Input Driven by a
Built-In Pullup CML Driver
PCLK
nPCLK
LVPECL
Input
SSTL
2.5V
Zo = 60Ω
Zo = 60Ω
2.5V
3.3V
R1
120
R2
120
R3
120
R4
120
R3
125Ω
R4
125Ω
R1
84Ω
R2
84Ω
3.3V
Zo = 50Ω
Zo = 50Ω
PCLK
nPCLK
3.3V
3.3V
LVPECL
LVPECL
Input
PCLK
nPCLK
LVPECL
Input
CML
3.3V
Zo = 50Ω
Zo = 50Ω
3.3V
3.3V
R1
50Ω
R2
50Ω
PCLK
nPCLK
VBB
3.3V
LVPECL
Input
R1
1k
R2
1k
3.3V
Zo = 50Ω
Zo = 50Ω
C1
C2
R5
100Ω
LVDS
C3
0.1µF
R1
50Ω
R2
50Ω
R5
100Ω - 200Ω
R6
100Ω - 200Ω
PCLK
VBB
nPCLK
3.3V LVPECL
3.3V
Zo = 50Ω
Zo = 50Ω
3.3V
LVPECL
Input
C1
C2
PCLK
nPCLK
3.3V
LVPECL
Input
3.3V
Zo = 50Ω
Zo = 50Ω
R1
100Ω
CML Built-In Pullup

853S111BYILFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 1:10 LVPECL\ECL FANOUT BUFFER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet