22
LTC3736
3736fa
con
tinuous mode is selected and the duty cycle falls below
the minimum on-time requirement, the output will be regu-
lated by overvoltage protection.
Efficiency Considerations
The efficiency of a switching regulator is equal to the
output power divided by the input power times 100%. It is
often useful to analyze individual losses to determine what
is limiting efficiency and which change would produce the
most improvement. Efficiency can be expressed as:
Efficiency = 100% – (L1 + L2 + L3 + …)
where L1, L2, etc. are the individual losses as a percentage
of input power.
Although all dissipative elements in the circuit produce
losses, five main sources usually account for most of the
losses in LTC3736 circuits: 1) LTC3736 DC bias current,
2) MOSFET gate charge current, 3) I
2
R losses, and
4) transition losses.
1) The V
IN
(pin) current is the DC supply current, given in
the electrical characteristics, excluding MOSFET driver
currents. V
IN
current results in a small loss that in-
creases with V
IN
.
2) MOSFET gate charge current results from switching the
gate capacitance of the power MOSFETs. Each time a
MOSFET gate is switched from low to high to low again,
a packet of charge dQ moves from SENSE
+
to ground.
The resulting dQ/dt is a current out of SENSE
+
, which is
typically much larger than the DC supply current. In
continuous mode, I
GATECHG
= f • Q
P
.
3) I
2
R losses are calculated from the DC resistances of the
MOSFETs and inductor. In continuous mode, the aver-
age output current flows through L but is “chopped”
between the top P-channel MOSFET and the bottom
N-channel MOSFET. The MOSFET R
DS(ON)
s multiplied
by duty cycle can be summed with the resistance of L
to obtain I
2
R losses.
4) Transition losses apply to the top external P-channel
MOSFET and increase with higher operating frequen-
cies and input voltages. Transition losses can be esti-
mated from:
Transition Loss = 2 (V
IN
)
2
I
O(MAX)
C
RSS
(f)
Other losses, including C
IN
and C
OUT
ESR dissipative
losses and inductor core losses, generally account for less
than 2% total additional loss.
Checking Transient Response
The regulator loop response can be checked by looking at
the load transient response. Switching regulators take
several cycles to respond to a step in load current. When
a load step occurs, V
OUT
immediately shifts by an amount
equal to (I
LOAD
)(ESR), where ESR is the effective series
resistance of
COUT
. I
LOAD
also begins to charge or dis-
charge C
OUT
, which generates a feedback error signal. The
regulator loop then returns V
OUT
to its steady-state value.
During this recovery time, V
OUT
can be monitored for over-
shoot or ringing. OPTI-LOOP compensation allows the
transient response to be optimized over a wide range of
output capacitance and ESR values.
The I
TH
series R
C
-C
C
filter (see Functional Diagram) sets
the dominant pole-zero loop compensation. The I
TH
exter-
nal components shown in the Typical Application on the
front page of this data sheet will provide an adequate
starting point for most applications. The values can be
modified slightly (from 0.2 to 5 times their suggested
values) to optimize transient response once the final PC
layout is done and the particular output capacitor type and
value have been determined. The output capacitors need
to be decided upon because the various types and values
determine the loop feedback factor gain and phase. An
output current pulse of 20% to 100% of full load current
having a rise time of 1µs to 10µs will produce output
voltage and I
TH
pin waveforms that will give a sense of the
overall loop stability. The gain of the loop will be increased
by increasing R
C
, and the bandwidth of the loop will be
increased by decreasing C
C
. The output voltage settling
behavior is related to the stability of the closed-loop
system and will demonstrate the actual overall supply
performance. For a detailed explanation of optimizing the
compensation components, including a review of control
loop theory, refer to Application Note 76.
A second, more severe transient is caused by switching in
loads with large (>1µF) supply bypass capacitors. The
discharged bypass capacitors are effectively put in parallel
with C
OUT
, causing a rapid drop in V
OUT
. No regulator can
APPLICATIO S I FOR ATIO
WUUU
23
LTC3736
3736fa
deliver enough current to prevent this problem if the load
switch resistance is low and it is driven quickly. The only
solution is to limit the rise time of the switch drive so that
the load rise time is limited to approximately (25)(C
LOAD
).
Thus a 10µF capacitor would require a 250µs rise time,
limiting the charging current to about 200mA.
PC Board Layout Checklist
When laying out the printed circuit board, the following
checklist should be used to ensure proper operation of the
LTC3736. These items are illustrated in the layout diagram
of Figure 13. Figure 14 depicts the current waveforms
present in the various branches of the 2-phase dual
regulator.
1) The power loop (input capacitor, MOSFETs, inductor,
output capacitor) of each channel should be as small as
possible and isolated as much as possible from the power
loop of the other channel. Ideally, the drains of the P- and
N-channel FETs should be connected close to one another
with an input capacitor placed across the FET sources
(from the P-channel source to the N-channel source) right
at the FETs. It is better to have two separate, smaller valued
input capacitors (e.g., two 10µF—one for each channel)
than it is to have a single larger valued capacitor (e.g.,
22µF) that the channels share with a common connection.
2) The signal and power grounds should be kept separate.
The signal ground consists of the feedback resistor divid-
ers, I
TH
compensation networks and the SGND pin.
The power grounds consist of the (–) terminal of the input
and output capacitors and the source of the N-channel
MOSFET. Each channel should have its own power ground
for its power loop (as described in (1) above). The power
grounds for the two channels should connect together at
a common point. It is most important to keep the ground
paths with high switching currents away from each other.
The PGND pins on the LTC3736 IC should be shorted
together and connected to the common power ground
connection (away from the switching currents).
3) Put the feedback resistors close to the V
FB
pins. The
trace connecting the top feedback resistor (R
B
) to the
output capacitor should be a Kelvin trace. The I
TH
compen-
sation components should also be very close to the
LTC3736.
4) The current sense traces (SENSE
+
and SW) should be
Kelvin connections right at the P-channel MOSFET source
and drain.
5) Keep the switch nodes (SW1, SW2) and the gate driver
nodes (TG1, TG2, BG1, BG2) away from the small-signal
components, especially the opposite channels feedback
resistors, I
TH
compensation components and the current
sense pins (SENSE
+
and SW).
APPLICATIO S I FOR ATIO
WUUU
SW1
IPRG1
V
FB1
I
TH1
IPRG2
PLLLPF
SGND
V
IN
TRACK
V
FB2
I
TH2
PGOOD
SENSE1
+
PGND
BG1
SYNC/FCB
TG1
PGND
TG2
RUN/SS
BG2
PGND
SENSE2
+
SW2
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
LTC3736EGN
+
+
C
OUT1
C
OUT2
C
VIN1
C
VIN
V
OUT1
V
OUT2
BOLD LINES INDICATE HIGH CURRENT PATHS
3736 F13
L1
L2
MN1 MP1
MN2 MP2
V
IN
C
VIN2
Figure 13. LTC3736 Layout Diagram
24
LTC3736
3736fa
R
L1
L1
MP1
V
OUT1
C
OUT1
MN1
MN2
+
V
IN
C
IN
R
IN
+
R
L2
BOLD LINES INDICATE
HIGH, SWITCHING
CURRENT LINES.
KEEP LINES TO A
MINIMUM LENGTH
L2
MP2
3736 F14
V
OUT2
C
OUT2
+
APPLICATIO S I FOR ATIO
WUUU
Figure 14. Branch Current Waveforms
Figure 15. 2-Phase, 550kHz, Dual Output Synchronous DC/DC Converter
SGND
PLLLPF
IPRG2
IPRG1
V
FB1
I
TH1
SW1
R
VIN
10
R
ITH2
15k
C
ITH2
220pF
C
SS
10nF
C
IN
10µF
×2
C
VIN
1µF
V
IN
5V
V
IN
C
ITH2B
100pF
R
ITH1
15k
C
ITH1
220pF
C
ITH1A
100pF
R
FB1B
187k
R
FB1A
59k
PGOOD
V
FB2
TRACK
25
I
TH2
TG2
LTC3736EUF
PGND
TG1
SYNC/FCB
BG1
PGND
22
21
20
19
18
17
16
15
14
13
12
11
10
23
24
1
2
3
4
5
9
8
7
6
SENSE1
+
MP1
MP2
L1
1.5µH
L2
1.5µH
MN1
Si7540DP
MN2
Si7540DP
RUN/SS
BG2
PGND
PGND
SW2
SENSE2
+
R
TRACKB
118k
R
TRACKA
59k
R
FB2A
59k
R
FB2B
118k
C
OUT2
150µF
C
OUT1
150µF
V
OUT1
2.5V
5A
V
OUT2
1.8V
5A
3736 F15
+
+
TYPICAL APPLICATIO S
U

LTC3736EGN#PBF

Mfr. #:
Manufacturer:
Analog Devices / Linear Technology
Description:
Switching Voltage Regulators 2-Phase Synch Controller w/ Tracking
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union