DS580F6 31
CS8406
12.APPLICATIONS
12.1 Reset, Power Down and Start-Up
When RST is low, the CS8406 enters a low power mode and all internal states are reset, including the con-
trol port and registers, and the outputs are disabled. In Software Mode when RST
is high, the control port
becomes operational and the desired settings should be loaded into the control registers. Writing a 1 to the
RUN bit will then cause the part to leave the low power state and begin operation. In Hardware Mode when
RST
is high, the part will automatically leave the low power state and begin operation.
12.2 ID Code and Revision Code
The CS8406 has a register that contains a four-bit code to indicate that the addressed device is a CS8406.
This is useful when other CS84XX family members are resident in the same or similar systems, allowing
common software modules.
The CS8406 four-bit revision level code is also available. This allows the software driver for the CS8406 to
identify which revision of the device is in a particular system, and modify its behavior accordingly. To allow
for future revisions, it is strongly recommended that the revision code is read into a variable area within the
microcontroller, and used wherever appropriate as revision details become known.
12.3 Power Supply, Grounding, and PCB layout
The CS8406 operates from a VD = +3.3 V or +5.0 V and VL = +3.3 V or +5.0 V supply. These supplied may
be set independently. Follow normal supply decoupling practices, see Figures 5 and 6. The VD and VL sup-
plies should be decoupled with a 0.1
F capacitor to GND to minimize AES3 transmitter induced transients.
Extensive use of power and ground planes, ground plane fill in unused areas and surface mount decoupling
capacitors are recommended. Decoupling capacitors should be mounted on the same side of the board as
the CS8406 to minimize inductance effects, and all decoupling capacitors should be as close to the CS8406
as possible.
12.4 Synchronization of Multiple CS8406s
The AES3 transmitters of multiple CS8406s can be synchronized if all devices share the same master clock,
TCBL, and RST
signals. The TCBL pin is used to synchronize multiple CS8406 AES3 transmitters at the
channel status block boundaries. One CS8406 must have its TCBL set to master; the others must be set to
slave TCBL. Alternatively, TCBL can be derived from external logic, whereby all CS8406 devices should be
set to slave TCBL.
32 DS580F6
CS8406
13.PACKAGE DIMENSIONS
INCHES MILLIMETERS
DIM MIN NOM MAX MIN NOM MAX
A 0.093 0.098 0.104 2.35 2.50 2.65
A1 0.004 0.008 0.012 0.10 0.20 0.30
b 0.013 0.017 0.020 0.33 0.42 0.51
C 0.009 0.011 0.013 0.23 0.28 0.32
D 0.697 0.705 0.713 17.70 17.90 18.10
E 0.291 0.295 0.299 7.40 7.50 7.60
e 0.040 0.050 0.060 1.02 1.27 1.52
H 0.394 0.407 0.419 10.00 10.34 10.65
L 0.016 0.026 0.050 0.40 0.65 1.27
µ 0°4°8°0°4°8°
JEDEC #: MS-013
Controlling Dimension is Millimeters
28L SOIC (300 MIL BODY) PACKAGE DRAWING
D
HE
b
A1
A
c
L
SEATING
PLANE
1
e
DS580F6 33
CS8406
Notes:
1. “D” and “E1” are reference datums and do not included mold flash or protrusions, but do include mold
mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per
side.
2. Dimension “b” does not include da mbar protrusion/intrusion. Allowable dambar protrusion shall be
0.13 mm total in excess of “b” dimension at maximum material condition. Dambar intrusion shall not re-
duce dimension “b” by more than 0.07 mm at least material condition.
3. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips.
INCHES MILLIMETERS
NOTE
DIM MIN NOM MAX MIN NOM MAX
A -- --0.47-- --1.20
A1 0.002 0.004 0.006 0.05 0.10 0.15
A2 0.03150 0.035 0.04 0.80 0.90 1.00
b 0.00748 0.0096 0.012 0.19 0.245 0.30 2,3
D 0.378 BSC 0.382 BSC 0.386 BSC 9.60 BSC 9.70 BSC 9.80 BSC 1
E 0.248 0.2519 0.256 6.30 6.40 6.50
E1 0.169 0.1732 0.177 4.30 4.40 4.50 1
e -- 0.026 BSC -- -- 0.65 BSC --
L 0.020 0.024 0.029 0.50 0.60 0.75
µ0°4°8°0°4°8°
JEDEC #: MO-153
Controlling Dimension is Millimeters.
28L TSSOP (4.4 mm BODY) PACKAGE DRAWING
E
N
1
23
e
b
2
A1
A2
A
D
SEATING
PLANE
E1
1
L
SIDE VIEW
END VIEW
TOP VIEW

CS8406-DSZR

Mfr. #:
Manufacturer:
Cirrus Logic
Description:
Audio Transmitters, Receivers, Transceivers IC 192 kHz Digital Audio Transmitter
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union