MAX1464
Low-Power, Low-Noise Multichannel
Sensor Signal Processor
______________________________________________________________________________________ 37
BIT NAME DESCRIPTION
15–9 Unused.
8 SELPWM2 Select PWM2 output: 1 = OUT2LG, 0 = OUT2SM.
7–5 Unused.
4 SELDAC2 Select DAC2 output: 1 = OUT2LG (large op-amp buffer), 0 = OUT2SM (small op-amp buffer).
3–1 Unused.
0 SELREF2 Select voltage reference for DAC2: 0 = V
DD
, 1 = 2 x V
REF
.
Table 26. DOP2_Config (Address = 15h)
BIT NAME DESCRIPTION
15–2 Unused.
1 BUF2 1 = buffer mode of both large and small op amps of DOP2, 0 = normal.
0 BUF1 1 = buffer mode of both large and small op amps of DOP1, 0 = normal.
Table 27. OpAmp_Config (Address = 30h)
MAX1464
Low-Power, Low-Noise Multichannel
Sensor Signal Processor
38 ______________________________________________________________________________________
BIT
NAME
DESCRIPTION
15–12 PS[3:0]
Prescaler setting to use during the timing interval. PS[3 ] = MSB.
11–0
TO[11:0]
Timeout value to use during the timing interval. TO[11] = MSB.
Table 31. TMR_Config (Address = 21h)
BITS NAME DESCRIPTION
15–6 Unused.
5 OUT2 OUT2 value is driven onto the GPIO2 pin when the output driver is enabled.
4 EN2 Enable the output driver; 1 = enabled, 0 = disabled, and OUT tri-stated.
3 IN2
When EDGE2 = 0: The value input on GPIO2 is clocked into this bit (Notes 14, 15).
When EDGE2 = 1: An edge detection on GPIO2 causes a 1 to be clocked into this bit.
2 CLR2 Clear IN2 bit; 1 = clear IN2 to 0, 0 = IN2 retains its status (Note 16).
1 INV2
When EDGE2 = 0: Invert the logic value IN2; 1 = invert input, 0 = do not invert. When EDGE2 = 1: Select
edge capture type; 1 = falling edge detect; 0 = rising edge detect.
0 EDGE2 Select level or edge detection at IN2; 1 = detect edges, 0 = detect and track logic levels.
Table 29. GPIO2_Control (Address = 41h)
Note 14: A pulse or level must remain on GPIOn for four periods of f
OSC
to be latched into IN.
Note 15: The CLRn bit must be cleared to zero to reenable GPIO to value tracking.
Note 16: The CLRn bit must be cleared to zero to reenable GPIO edge detection.
BIT NAME DESCRIPTION
15 TMDN
Timer done bit set by the counter; 1 = timeout value reached, 0 = timeout not reached. Read-only
bit.
14 TMEN
Timer enable bit; A 1 written to TMEN resets TMDN to zero and starts counter. TMEN is reset to
zero by the counter when timeout value is reached.
13–1 Unused.
0 ENAHALT Enable CPU halt; 1 = CPU halted for duration of timer interval, 0 = CPU not halted.
Table 30. TMR_Control (Address = 20h)
BITS NAME DESCRIPTION
15–6 Unused.
5 OUT1 OUT1 value is driven onto the GPIO1 pin when the output driver is enabled.
4 EN1 Enable the output driver; 1 = enabled, 0 = disabled, and OUT tri-stated.
3IN1
When EDGE1 = 0: The value input on GPIO1 is clocked into this bit (Notes 14, 15).
When EDGE1 = 1: An edge detection on GPIO1 causes a 1 to be clocked into this bit.
2 CLR1 Clear IN1 bit; 1 = clear IN1 to 0, 0 = IN1 retains its status (Note 16).
1 INV1
When EDGE1 = 0: Invert the logic value IN1; 1 = invert input, 0 = do not invert. When EDGE1 = 1: Select
edge capture type; 1 = falling edge detect; 0 = rising edge detect.
0 EDGE1 Select level or edge detection at IN1; 1 = detect edges, 0 = detect and track logic levels.
Table 28. GPIO1_Control (Address = 40h)
MAX1464
Low-Power, Low-Noise Multichannel
Sensor Signal Processor
______________________________________________________________________________________ 39
PS[3:1] PS[0] PRESCALER N
000 0 1
001 0 2
010 0 4
011 0 8
100 0 16
101 0 32
110 0 64
111 0 128
000 1 3
001 1 6
010 1 12
011 1 24
100 1 48
101 1 96
110 1 192
111 1 384
Table 32. Timer Prescaler Settings
(PS[3:0])
BITS NAME DESCRIPTION
15–9 Unused.
8 PWRA2D Power for ADC: 1 = power enabled, 0 = disabled.
7–6 Unused.
5 PWRDAC2 Power for DAC2 in DOP2: 1 = power enabled, 0 = disabled.
4 PWRDAC1 Power for DAC1 in DOP1: 1 = power enabled, 0 = disabled.
3–2 Unused.
1 PWROP2
Power for both large and small op amps in DOP2: 1 = power enabled, 0 = disabled, op-amp
outputs are high impedance.*
0 PWROP1
Power for both LG and SM op amps in DOP1: 1 = power enabled, 0 = disabled, op-amp outputs
are high impedance.*
Table 33. Power-On Control (Address = 31h)
*Whenever the DACs are enabled, the large and/or small op amps are automatically powered up and configured as buffers, regard-
less of the state of the PWROPn and BUFn bits.

MAX1464AAI+T

Mfr. #:
Manufacturer:
Maxim Integrated
Description:
16-bit Microcontrollers - MCU Low-Pwr/Nse MultiCh Sensor Signal Prcssr
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet