74AUP2G80 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 8 — 21 January 2013 3 of 24
NXP Semiconductors
74AUP2G80
Low-power dual D-type flip-flop; positive-edge trigger
6. Pinning information
6.1 Pinning
Fig 3. Logic diagram (one flip-flop)
mna651
CP
D
C
C
C
C
C
C
C
C
C
TG
TG
TG
TG
C
Q
Fig 4. Pin configuration SOT765-1 Fig 5. Pin configuration SOT833-1, SOT1089,
SOT1116 and SOT1203
74AUP2G80
1CP V
CC
1D 1Q
2D
GND 2CP
001aaf308
1
2
3
4
6
5
8
7
2Q
74AUP2G80 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 8 — 21 January 2013 4 of 24
NXP Semiconductors
74AUP2G80
Low-power dual D-type flip-flop; positive-edge trigger
6.2 Pin description
7. Functional description
[1] H = HIGH voltage level;
L = LOW voltage level;
= LOW-to-HIGH CP transition;
X = don’t care;
q
= lower case letter indicates the state of referenced input, one setup time prior to the LOW-to-HIGH CP transition.
Fig 6. Pin configuration SOT996-2 Fig 7. Pin configuration SOT902-2
001aai216
74AUP2G80
Transparent top view
8
7
6
5
1
2
3
4
1CP
1D
2Q
GND
V
CC
1Q
2D
2CP
001aaf310
1D2D
1CP
V
CC
GND
2CP
Transparent top view
3
6
4
1
5
8
7
2
terminal 1
index area
74AUP2G80
2Q
1Q
Table 3. Pin description
Symbol Pin Description
SOT765-1, SOT833-1, SOT1089,
SOT996-2, SOT1116 and SOT1203
SOT902-2
1CP, 2CP 1, 5 7, 3 clock input
1D, 2D 2, 6 6, 2 data input
GND 4 4 ground (0 V)
1Q
, 2Q 7, 3 1, 5 data output
V
CC
8 8 supply voltage
Table 4. Function table
[1]
Input Output
nCP nD nQ
LH
HL
LXq
74AUP2G80 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 8 — 21 January 2013 5 of 24
NXP Semiconductors
74AUP2G80
Low-power dual D-type flip-flop; positive-edge trigger
8. Limiting values
[1] The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed.
[2] For VSSOP8 packages: above 110 C the value of P
tot
derates linearly with 8.0 mW/K.
For XSON8 and XQFN8 packages: above 118 C the value of P
tot
derates linearly with 7.8 mW/K.
9. Recommended operating conditions
Table 5. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol Parameter Conditions Min Max Unit
V
CC
supply voltage 0.5 +4.6 V
I
IK
input clamping current V
I
<0V 50 - mA
V
I
input voltage
[1]
0.5 +4.6 V
I
OK
output clamping current V
O
<0V 50 - mA
V
O
output voltage Active mode and Power-down mode
[1]
0.5 +4.6 V
I
O
output current V
O
=0 VtoV
CC
- 20 mA
I
CC
supply current - +50 mA
I
GND
ground current 50 - mA
T
stg
storage temperature 65 +150 C
P
tot
total power dissipation T
amb
= 40 C to +125 C
[2]
-250mW
Table 6. Operating conditions
Symbol Parameter Conditions Min Max Unit
V
CC
supply voltage 0.8 3.6 V
V
I
input voltage 0 3.6 V
V
O
output voltage Active mode 0 V
CC
V
Power-down mode; V
CC
=0V 0 3.6 V
T
amb
ambient temperature 40 +125 C
t/V input transition rise and fall rate V
CC
= 0.8 V to 3.6 V - 200 ns/V

74AUP2G80GF,115

Mfr. #:
Manufacturer:
Nexperia
Description:
Flip Flops Low-Power dual D-type flip-flop
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union