ICS870S208BKLF REVISION A APRIL 3, 2013 4 ©2013 Integrated Device Technology, Inc.
ICS870S208 Data Sheet DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER W/DIVIDER AND GLITCHLESS SWITCH
Function Description
Two Valid Clocks
The ICS87S0208 has a glitch free input mux that is controlled by the
CLK_SEL pin. It is designed to switch between 2 input clocks
whether running or not. In the case where both clocks are running,
when CLK_SEL changes, the output clocks go low after one cycle of
the output clock (nominally). The outputs then stay low for one cycle
of the new input clock (nominally) and then begin to follow the new
input clock. This is shown in Figure 1A.
Figure 1A. CLK_SEL Timing Diagram
When DIV_SEL changes, the part waits for the output to complete
the cycle of the selected divider then changes seamlessly to the new
divider.
Figure 1B. DIV_SELx Timing Diagram
When an output enable pin is pulled low, the part waits for the output
to complete its period, then transitions to an High-Impedance state.
When output enable is asserted, the output transitions from a
High-Impedance to a low state to ensure a clean rising edge of the
first output clock.
Figure 1C. OEx Timing Diagram
CLK0
CLK1
CLK_SEL
Output
CLK ÷ 1
CLK ÷ 2
DIV_SEL
Output
CLK1
OE
Output
ICS870S208BKLF REVISION A APRIL 3, 2013 5 ©2013 Integrated Device Technology, Inc.
ICS870S208 Data Sheet DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER W/DIVIDER AND GLITCHLESS SWITCH
Bad Input Clock
An internal timer monitors the state of both input clocks. If a clock is
stopped (stuck high or low for over approximately 200ns), its internal
input bad flag is set and the part will perform as depicted in the
following diagrams. If the clock is restored, the internal input bad
detector waits for 4 full clock periods before clearing the input bad
flag and returning to normal operation.
If the selected input clock goes bad (stuck high or low for over
approximately 200ns), an internal input bad flag is set. When the
input bad flag is set, the output goes low until the next valid clock
event. If the selected clock is restored, the input bad detector waits 4
full clock periods before clearing the flag and returning to normal
operation. If CLK_SEL is changed to select a valid input clock, the
output will stay low for one full period of the new input clock, then
return to normal operation.
Figure 1D. CLK_SEL with Bad Input Timing Diagram
If the selected input clock goes bad (stuck high or low for over
approximately 200ns), an internal input bad flag is set. When the
input bad flag is set, the output goes low until the next valid clock
event. If DIV_SEL is changed, the output will transition from the
low state following the selected divide when a valid input clock is
restored.
Figure 1E. DIV_SELx with Bad Input Timing Diagram
If the input bad flag has been set (The input has been stuck high or
low for over approximately 200ns), and OEx is pulled low, the output
will immediately go to a High-Impedance state. If the clock is restored
while the OEx is low, the output will transition from the High-
Impedance to a low state to ensure a clean rising edge of the first
output clock when the Oex is pulled high again.
Figure 1F. OEx with Bad Input Timing Diagram
CLK0
CLK1
CLK_SEL
Output
Input Bad
Detect, 200ns
CLK÷2
DIV_SEL
Output
Input Bad
Detect, 200ns
CLK
CLK
OE
Output
Input Bad
Detect, 200ns
ICS870S208BKLF REVISION A APRIL 3, 2013 6 ©2013 Integrated Device Technology, Inc.
ICS870S208 Data Sheet DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER W/DIVIDER AND GLITCHLESS SWITCH
Switch During an Input Bad Detect
If a CLK_SEL, DIV_SEL, or OE event happens after a clock has
stopped, but before the input bad flag has been set (during the
~200ns detect period) the output change will not take effect until the
internal bad flag has been set. The output will go low after the input
bad flag is set and follow the second period of the new clock input.
Although no glitches will occur, due to the unknown state of the failing
clock, a transition may take up to 1us to execute.
Figure 1G. CLK_SEL with Bad Input Timing Diagram
CLK0
CLK1
CLK_SEL
Output
Input Bad
Detect, 200ns

870S208BKLFT

Mfr. #:
Manufacturer:
Description:
Clock Buffer 8 LVCMOS OUTPUT BUFFER/DIVIDER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet