Table 10: DDR2 I
DD
Specifications and Conditions – 256MB (Continued)
Values shown for MT47H32M8 DDR2 SDRAM only and are computed from values specified in the 256Mb (32 Meg x 8)
component data sheet
Parameter Symbol -667 -53E -40E Units
Operating bank interleave read current: All device banks interleaving
reads; I
OUT
= 0mA; BL = 4, CL = CL (I
DD
), AL =
t
RCD (I
DD
) - 1 ×
t
CK (I
DD
);
t
CK =
t
CK (I
DD
),
t
RC =
t
RC (I
DD
),
t
RRD =
t
RRD (I
DD
),
t
RCD =
t
RCD (I
DD
); CKE is HIGH,
S# is HIGH between valid commands; Address bus inputs are stable during
deselects; Data bus inputs are switching
I
DD7
2000 1920 1840 mA
256MB, 512MB, 1GB (x64, SR) 240-Pin DDR2 SDRAM UDIMM
I
DD
Specifications
PDF: 09005aef80e2ff8d
htf8c32_64_128x64aypdf - Rev. G 3/10 EN
13
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2003 Micron Technology, Inc. All rights reserved.
Table 11: DDR2 I
DD
Specifications and Conditions – 512MB
Values shown for MT47H64M8 DDR2 SDRAM only and are computed from values specified in the 512Mb (64 Meg x 8)
component data sheet
Parameter Symbol
-80E
-800 -667 -53E -40E Units
Operating one bank active-precharge current:
t
CK =
t
CK (I
DD
),
t
RC =
t
RC (I
DD
),
t
RAS =
t
RAS MIN (I
DD
); CKE is HIGH, S# is HIGH between valid
commands; Address bus inputs are switching; Data bus inputs are switching
I
DD0
800 720 640 640 mA
Operating one bank active-read-precharge current: I
OUT
= 0mA; BL =
4, CL = CL (I
DD
), AL = 0;
t
CK =
t
CK (I
DD
),
t
RC =
t
RC (I
DD
),
t
RAS =
t
RAS MIN
(I
DD
),
t
RCD =
t
RCD (I
DD
); CKE is HIGH, S# is HIGH between valid commands;
Address bus inputs are switching; Data pattern is same as I
DD4W
I
DD1
920 840 760 720 mA
Precharge power-down current: All device banks idle;
t
CK =
t
CK (I
DD
);
CKE is LOW; Other control and address bus inputs are stable; Data bus in-
puts are floating
I
DD2P
56 56 56 56 mA
Precharge quiet standby current: All device banks idle;
t
CK =
t
CK (I
DD
);
CKE is HIGH, S# is HIGH; Other control and address bus inputs are stable;
Data bus inputs are floating
I
DD2Q
400 360 320 280 mA
Precharge standby current: All device banks idle;
t
CK =
t
CK (I
DD
); CKE is
HIGH, S# is HIGH; Other control and address bus inputs are switching; Da-
ta bus inputs are switching
I
DD2N
400 400 360 320 mA
Active power-down current: All device banks open;
t
CK
=
t
CK (I
DD
); CKE is LOW; Other control and address bus in-
puts are stable; Data bus inputs are floating
Fast PDN exit
MR[12] = 0
I
DD3PF
320 280 240 200 mA
Slow PDN exit
MR[12] = 1
I
DD3PS
96 96 96 96
Active standby current: All device banks open;
t
CK =
t
CK (I
DD
),
t
RAS =
t
RAS MAX (I
DD
),
t
RP =
t
RP (I
DD
); CKE is HIGH, S# is HIGH between valid com-
mands; Other control and address bus inputs are switching; Data bus
inputs are switching
I
DD3N
560 520 440 360 mA
Operating burst write current: All device banks open; Continuous
burst writes; BL = 4, CL = CL (I
DD
), AL = 0;
t
CK =
t
CK (I
DD
),
t
RAS =
t
RAS MAX
(I
DD
),
t
RP =
t
RP (I
DD
); CKE is HIGH, S# is HIGH between valid commands;
Address bus inputs are switching; Data bus inputs are switching
I
DD4W
1560 1360 1120 920 mA
Operating burst read current: All device banks open; Continuous burst
read, I
OUT
= 0mA; BL = 4, CL = CL (I
DD
), AL = 0;
t
CK =
t
CK (I
DD
),
t
RAS =
t
RAS
MAX (I
DD
),
t
RP =
t
RP (I
DD
); CKE is HIGH, S# is HIGH between valid com-
mands; Address bus inputs are switching; Data bus inputs are switching
I
DD4R
1640 1440 1160 920 mA
Burst refresh current:
t
CK =
t
CK (I
DD
); REFRESH command at every
t
RFC
(I
DD
) interval; CKE is HIGH, S# is HIGH between valid commands; Other con-
trol and address bus inputs are switching; Data bus inputs are switching
I
DD5
1840 1440 1360 1320 mA
Self refresh current: CK and CK# at 0V; CKE 0.2V; Other control and
address bus inputs are floating; Data bus inputs are floating
I
DD6
56 56 56 56 mA
256MB, 512MB, 1GB (x64, SR) 240-Pin DDR2 SDRAM UDIMM
I
DD
Specifications
PDF: 09005aef80e2ff8d
htf8c32_64_128x64aypdf - Rev. G 3/10 EN
14
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2003 Micron Technology, Inc. All rights reserved.
Table 11: DDR2 I
DD
Specifications and Conditions – 512MB (Continued)
Values shown for MT47H64M8 DDR2 SDRAM only and are computed from values specified in the 512Mb (64 Meg x 8)
component data sheet
Parameter Symbol
-80E
-800 -667 -53E -40E Units
Operating bank interleave read current: All device banks interleaving
reads; I
OUT
= 0mA; BL = 4, CL = CL (I
DD
), AL =
t
RCD (I
DD
) - 1 ×
t
CK (I
DD
);
t
CK
=
t
CK (I
DD
),
t
RC =
t
RC (I
DD
),
t
RRD =
t
RRD (I
DD
),
t
RCD =
t
RCD (I
DD
); CKE is
HIGH, S# is HIGH between valid commands; Address bus inputs are stable
during deselects; Data bus inputs are switching
I
DD7
2400 1920 1800 1760 mA
256MB, 512MB, 1GB (x64, SR) 240-Pin DDR2 SDRAM UDIMM
I
DD
Specifications
PDF: 09005aef80e2ff8d
htf8c32_64_128x64aypdf - Rev. G 3/10 EN
15
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2003 Micron Technology, Inc. All rights reserved.

MT8HTF3264AY-40EB3

Mfr. #:
Manufacturer:
Micron
Description:
MODULE DDR2 SDRAM 256MB 240UDIMM
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union