LTC1403/LTC1403A
4
1403fc
For more information www.linear.com/LTC1403
SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
V
DD
Supply Voltage 2.7 3.6 V
I
DD
Positive Supply Voltage Active Mode
Active Mode (LTC1403H, LTC1403AH)
Nap Mode
Nap Mode (LTC1403H, LTC1403AH)
Sleep Mode (LTC1403, LTC1403H)
Sleep Mode (LTC1403A, LTC1403AH)
l
l
l
l
4.7
5.2
1.1
1.2
2
2
7
8
1.5
1.8
15
10
mA
mA
mA
mA
µA
µA
P
D
Power Dissipation Active Mode with SCK in Fixed State (Hi or Lo) 12 mW
The l denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at T
A
= 25°C. (Note 17)
power requirements
SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
V
IH
High Level Input Voltage V
DD
= 3.3V
l
2.4 V
V
IL
Low Level Input Voltage V
DD
= 2.7V
l
0.6 V
I
IN
Digital Input Current V
IN
= 0V to V
DD
l
±10 µA
C
IN
Digital Input Capacitance 5 pF
V
OH
High Level Output Voltage V
DD
= 3V, I
OUT
= –200µA
l
2.5 2.9 V
V
OL
Low Level Output Voltage V
DD
= 2.7V, I
OUT
= 160µA
V
DD
= 2.7V, I
OUT
= 1.6mA
l
0.05
0.10
0.4
V
V
I
OZ
Hi-Z Output Leakage D
OUT
V
OUT
= 0V to V
DD
l
±10 µA
C
OZ
Hi-Z Output Capacitance D
OUT
1 pF
I
SOURCE
Output Short-Circuit Source Current V
OUT
= 0V, V
DD
= 3V 20 mA
I
SINK
Output Short-Circuit Sink Current V
OUT
= V
DD
= 3V 15 mA
The l denotes the specifications which apply over the full
operating temperature range, otherwise specifications are at T
A
= 25°C. V
DD
= 3V
Digital inputs anD Digital outputs
PARAMETER CONDITIONS MIN TYP MAX UNITS
V
REF
Output Voltage I
OUT
= 0 2.5 V
V
REF
Output Tempco 15 ppm//°C
V
REF
Line Regulation V
DD
= 2.7V to 3.6V, V
REF
= 2.5V 600 µV/V
V
REF
Output Resistance Load Current = 0.5mA 0.2 Ω
V
REF
Settling Time 2 ms
The l denotes the specifications which apply over the
full operating temperature range, otherwise specifications are at T
A
= 25°C. V
DD
= 3V
internal reFerence characteristics
LTC1403/LTC1403A
5
1403fc
For more information www.linear.com/LTC1403
SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
f
SAMPLE(MAX)
Maximum Sampling Frequency per Channel (Conversion Rate)
l
2.8 MHz
t
THROUGHPUT
Minimum Sampling Period (Conversion + Acquisition Period)
l
357 ns
t
SCK
Clock Period (Notes 16)
l
19.8 10000 ns
t
CONV
Conversion Time (Note 6) 17 18 SCLK cycles
t
1
Minimum Positive or Negative SCLK Pulse Width (Note 6) 2 ns
t
2
CONV to SCK Setup Time (Notes 6, 10) 3 ns
t
3
Nearest SCK Edge Before CONV (Note 6) 0 ns
t
4
Minimum Positive or Negative CONV Pulse Width (Note 6) 4 ns
t
5
SCK to Sample Mode (Note 6) 4 ns
t
6
CONV to Hold Mode (Notes 6, 11) 1.2 ns
t
7
16th SCK to CONV Interval (Affects Acquisition Period) (Notes 6, 7, 13) 45 ns
t
8
Minimum Delay from SCK to Valid Bits 0 Through 13 (Notes 6, 12) 8 ns
t
9
SCK to Hi-Z at SDO (Notes 6, 12) 6 ns
t
10
Previous SDO Bit Remains Valid After SCK (Notes 6, 12) 2 ns
t
12
V
REF
Settling Time After Sleep-to-Wake Transition (Notes 6, 14) 2 ms
The l denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at T
A
= 25°C. V
DD
= 3V
timing characteristics
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: When these pins are taken below GND or above V
DD
, they will be
clamped by internal diodes. This product can handle input currents greater
than 100mA below GND or greater than V
DD
without latchup.
Note 4: Offset and full-scale specifications are measured for a single-
ended A
IN
+
input with A
IN
grounded and using the internal 2.5V reference.
Note 5: Integral linearity is tested with an external 2.55V reference and is
defined as the deviation of a code from the straight line passing through
the actual endpoints of a transfer curve. The deviation is measured from
the center of quantization band.
Note 6: Guaranteed by design, not subject to test.
Note 7: Recommended operating conditions.
Note 8: The analog input range is defined for the voltage difference
between A
IN
+
and A
IN
.
Note 9: The absolute voltage at A
IN
+
and A
IN
must be within this range.
Note 10: If less than 3ns is allowed, the output data will appear one
clock cycle later. It is best for CONV to rise half a clock before SCK, when
running the clock at rated speed.
Note 11: Not the same as aperture delay. Aperture delay is smaller (1ns)
because the 2.2ns delay through the sample-and-hold is subtracted from
the CONV to Hold mode delay.
Note 12: The rising edge of SCK is guaranteed to catch the data coming
out into a storage latch.
Note 13: The time period for acquiring the input signal is started by the
16th rising clock and it is ended by the rising edge of convert.
Note 14: The internal reference settles in 2ms after it wakes up from Sleep
mode with one or more cycles at SCK and a 10µF capacitive load.
Note 15: The full power bandwidth is the frequency where the output code
swing drops to 3dB with a 2.5V
P-P
input sine wave.
Note 16: Maximum clock period guarantees analog performance during
conversion. Output data can be read without an arbitrarily long clock.
Note 17: V
DD
= 3V, f
SAMPLE
= 2.8Msps.
Note 18: The LTC1403A is measured and specified with 14-bit Resolution
(1LSB = 152µV) and the LTC1403 is measured and specified with 12-bit
Resolution (1LSB = 610µV).
LTC1403/LTC1403A
6
1403fc
For more information www.linear.com/LTC1403
typical perFormance characteristics
ENOBs and SINAD
vs Input Frequency
THD, 2nd and 3rd vs Input
Frequency SFDR vs Input Frequency
SNR vs Input Frequency
98kHz Sine Wave 4096 Point
FFT Plot
1.3MHz Sine Wave 4096 Point
FFT Plot
1.4MHz Input Summed with
1.56MHz Input IMD 4096 Point
FFT Plot
Differential Linearity
vs Output Code
Integral Linearity
vs Output Code
T
A
= 25°C, V
DD
= 3V (LTC1403A)
FREQUENCY (MHz)
0.1
10.0
ENOBs (BITS)
SINAD (dB)
11.0
12.0
1 10 100
1403A G01
9.0
9.5
10.5
11.5
8.5
8.0
62
68
74
56
59
65
71
53
50
FREQUENCY (MHz)
0.1
–80
THD, 2nd, 3rd (dB)
–74
–68
–62
–56
1 10 100
1403A G02
–86
–92
–98
–104
–50
–44
THD
3rd
2nd
FREQUENCY (MHz)
0.1
68
SFDR (dB)
56
44
1 10 100
1403A G03
80
74
62
50
86
92
98
104
FREQUENCY (MHz)
0.1
62
SNR (dB)
56
50
1 10 100
1403A G04
68
65
59
53
71
74
FREQUENCY (Hz)
0 350k 700k 1.05M 1.4M
MAGNITUDE (dB)
1403A G05
0
10
20
30
40
50
60
70
80
90
100
110
120
2.8Msps
FREQUENCY (Hz)
MAGNITUDE (dB)
1403A G06
0
10
20
30
40
50
60
70
80
90
100
110
120
0 350k 700k 1.05M 1.4M
2.8Msps
FREQUENCY (Hz)
MAGNITUDE (dB)
1403A G07
0
10
20
30
40
50
60
70
80
90
100
110
120
0 350k 700k 1.05M 1.4M
2.8Msps
OUTPUT CODE
0 81924096 12288 16383
DIFFERENTIAL LINEARITY (LSB)
1403A G08
1.0
0.8
0.6
0.4
0.2
0
–0.2
–0.4
–0.6
–0.8
–1.0
OUTPUT CODE
0 81924096 12288 16383
INTEGRAL LINEARITY (LSB)
1403A G09
4
3
2
1
0
–1
–2
–3
–4

LTC1403AIMSE#TRPBF

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Analog to Digital Converters - ADC Serial 14-B, 2.8Msps Smpl ADCs w/ SD
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union