AD7911/AD7921
Rev. A | Page 19 of 28
04350-0-026
INVALID DATA
THREE-STATE
INVALID DATA
THREE-STATE
1
CS
SCLK
DIN
DOUT
21016
Figure 27. Entering Power- Down Mode
04350-0-027
110
THE PART BEGINS
TO POWER UP
THE PART GOES
INTO TRACK
THE PART IS FULLY
POWERED UP WITH V
IN
FULLY ACQUIRED
5
A
16 1 16
SCLK
CS
DIN
CHANNEL FOR NEXT CONVERSION CHANNEL FOR NEXT CONVERSION
DOUT
INVALID DATA CONVERSION RESULT
Figure 28. Exiting Power-Down Mode
POWER-UP TIME
The power-up time of the AD7911/AD7921 is 1 μs, which
means that with any frequency of SCLK up to 5 MHz, one
dummy cycle is always sufficient to allow the device to power
up. Once the dummy cycle is complete, the ADC is fully
powered up and the input signal is acquired properly. The quiet
time, t
QUIET
, must still be allowed from the point at which the
bus goes back into three-state after the dummy conversion to
the next falling edge of
CS
. When running at a 250 kSPS
throughput rate, the AD7911/AD7921 power up and acquire a
signal within ±1 LSB in one dummy cycle.
When powering up from power-down mode with a dummy
cycle, as in Figure 28, the track-and-hold that was in hold mode
while the part was powered down returns to track mode on the
fifth SCLK falling edge that the part receives after the falling
edge of
CS
. This is shown as point A in . At this point,
the part starts to acquire the signal on the channel selected in
the current dummy conversion.
Figure 28
Although at any SCLK frequency one dummy cycle is sufficient
to power up the device and acquire V
IN
, it does not necessarily
mean that a full dummy cycle of 16 SCLKs must always elapse
to power up the device and acquire V
IN
fully. 1μs is sufficient to
power up the device and acquire the input signal. For example,
if a 5 MHz SCLK frequency was applied to the ADC, the cycle
time would be 3.2 μs. In one dummy cycle, 3.2 μs, the part
would be powered up and V
IN
acquired fully. However, after 1 μs
with a 5 MHz SCLK, only 5 SCLK cycles would have elapsed. At
this stage, the ADC would be fully powered up. In this case,
CS
can be brought high after the 10th SCLK falling edge and
brought low again after a time, t
QUIET
, to initiate the conversion.
When power supplies are first applied to the AD7911/AD7921,
the ADC can power up in either power-down mode or normal
mode. Because of this, it is best to allow a dummy cycle to
elapse to ensure that the part is fully powered up before
attempting a valid conversion. Likewise, if the user wants to
keep the part in power-down mode while not in use and to
power up in power-down mode, then the dummy cycle can be
used to ensure that the device is in power-down mode by
executing a cycle such as that shown in Figure 27.
Once supplies are applied to the AD7911/AD7921, the power-
up time is the same as when powering up from the power-down
mode. It takes the part approximately 1 μs to power up fully in
normal mode. It is not necessary to wait 1 μs before executing a
dummy cycle to ensure the desired mode of operation. Instead,
the dummy cycle can occur directly after power is supplied to
the ADC. If the first valid conversion is then performed directly
after the dummy conversion, care must be taken to ensure that
adequate acquisition time has been allowed. When the ADC
powers up initially after supplies are applied, the track-and-hold
is in hold. It returns to track on the fifth SCLK falling edge that
the part receives after the falling edge of
CS
.
AD7911/AD7921
Rev. A | Page 20 of 28
POWER VS. THROUGHPUT RATE
By using the power-down mode on the AD7911/AD7921 when
not converting, the average power consumption of the ADC
decreases at lower throughput rates. Figure 29 shows how, as the
throughput rate is reduced, the device remains in its power-
down state longer and the average power consumption over
time drops accordingly.
For example, if the AD7911/AD7921 are operating in a
continuous sampling mode with a throughput rate of 50 kSPS
and a SCLK of 5 MHz (V
DD
= 5 V) and the devices are placed in
power-down mode between conversions, then the power
consumption is calculated as follows. The power dissipation
during normal operation is 20 mW (V
DD
= 5 V). If one dummy
cycle powers up the part between conversions (3.2 μs), and the
remaining conversion time is another cycle (3.2 μs), then the
AD7911/AD7921 dissipate 20 mW for 6.4 μs during each
conversion cycle. If the throughput rate is 50 kSPS and the cycle
time is 20 μs, then the average power dissipated during each
cycle is
(6.4/20) × (20 mW) = 6.4 mW
If V
DD
= 3 V, SCLK= 5 MHz, and the device is again in power-
down mode between conversions, then the power dissipation
during normal operation is 6 mW. The AD7911/AD7921 now
dissipate 6 mW for 6.4 μs during each conversion cycle. With a
throughput rate of 50 kSPS, the average power dissipated during
each cycle is
(6.4/20) × (6 mW) = 1.92 mW
In the previous examples, the power dissipation when the part
is in power-down mode has not been taken into account,
because the shutdown current is so low that it does not have any
effect on the overall power dissipation value. Figure 29 shows
the power consumption versus throughput rate when using the
power-down mode between conversions with both 5 V and 3 V
supplies.
Power-down mode is intended for use with throughput rates of
approximately 120 kSPS and under, because higher sampling
rates do not have a power saving in power-down mode.
0.01
100
10
1
0.1
0 135120105907560453015
04350-0-035
THROUGHPUT (kSPS)
POWER (mW)
V
DD
= 5V, SCLK = 5MHz
V
DD
= 3V, SCLK = 5MHz
Figure 29. Power Consumption vs. Throughput Rate
AD7911/AD7921
Rev. A | Page 21 of 28
SERIAL INTERFACE
Figure 30 and Figure 31 show the detailed timing diagrams for
serial interfacing to the AD7921 and AD7911, respectively. The
serial clock provides the conversion clock and also controls the
transfer of information from the AD7911/AD7921 during
conversion.
The
CS
signal initiates the data transfer and conversion process.
The falling edge of
CS
puts the track-and-hold into hold mode,
takes the bus out of three-state, the analog input is sampled at
this point, and the conversion is initiated.
For the AD7921, the conversion requires 16 SCLK cycles to
complete. Once 13 SCLK falling edges have elapsed, the track-
and-hold goes back into track on the next SCLK rising edge, as
shown in Figure 30 at Point B. On the 16th SCLK falling edge,
the DOUT line goes back into three-state. If the rising edge of
CS
occurs before 16 SCLKs have elapsed, then the conversion is
terminated and the DOUT line goes back into three-state.
Otherwise, DOUT returns to three-state on the 16th SCLK
falling edge, as shown in . Sixteen serial clock cycles
are required to perform the conversion process and to access
data from the AD7921.
Figure 30
For the AD7911, the conversion requires 14 SCLK cycles to
complete. Once 13 SCLK falling edges have elapsed, the track-
and-hold goes back into track on the next SCLK rising edge, as
shown in Figure 31 at Point B.
If the rising edge of
CS
occurs before 14 SCLKs have elapsed,
then the conversion is terminated and the DOUT line goes back
into three-state. If 16 SCLKs are considered in the cycle, DOUT
returns to three-state on the 16th SCLK falling edge, as shown
in . Figure 31
CS
going low clocks out the first leading zero to be read in by
the microcontroller or DSP. The remaining data is then clocked
out by subsequent SCLK falling edges beginning with the
second leading zero. Therefore, the first falling clock edge on
the serial clock has the first leading zero provided and also
clocks out the second leading zero. The final bit in the data
transfer is valid on the 16th falling edge, having been clocked
out on the previous (15th) falling edge.
In applications with a slower SCLK, it is possible to read in data
on each SCLK rising edge. In that case, the first falling edge of
SCLK clocks out the second leading zero and it can be read in
the first rising edge. However, the first leading zero that is
clocked out when
CS
goes low is missed, unless it is not read in
the first falling edge. The 15th falling edge of SCLK clocks out
the last bit and it can be read in the 15th rising SCLK edge.
If
CS
goes low just after the SCLK falling edge has elapsed,
CS
clocks out the first leading zero as before and it can be read in
the SCLK rising edge. The next SCLK falling edge clocks out
the second leading zero and it can be read in the following
rising edge.
04350-0-029
ZERO
X
12345 13141516
X CHN X X X X XX
CHN X DB11 DB10 DB2 DB1 DB0Z
t
2
t
6
t
4
t
8
t
9
t
3
t
7
t
5
t
10
t
1
t
QUIET
t
CONVERT
SCLK
CS
DOUT
THREE-STATE
THREE-STATE
DIN
B
Figure 30. AD7921 Serial Interface Timing Diagram
04350-0-030
ZERO
X
12345 13141516
X CHN X X X X XX
CHN X DB9 DB8 DB0 ZERO ZEROZ
t
2
t
6
t
4
t
8
t
9
t
3
t
7
t
5
t
10
t
1
t
QUIET
t
CONVERT
SCLK
CS
DOUT
THREE-STATE THREE-STATE
TWO TRAILING ZEROS
DIN
B
Figure 31. AD7911 Serial Interface Timing Diagram

AD7921ARMZ

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Analog to Digital Converters - ADC 2CH 2.35-5.25V 250 kSPS 12-Bit
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union