© Semiconductor Components Industries, LLC, 2006
February, 2006 − Rev. 2
1 Publication Order Number:
NB7N017M/D
NB7N017M
3.3V SiGe 8−Bit Dual
Modulus Programmable
Divider/Prescaler with CML
Outputs
The NB7N017M is a high speed 8–bit dual modulus
programmable divider/prescaler with 16 mA CML outputs capable
of switching at input frequencies greater than 3.5 GHz. The CML
output structure contains internal 50 W source termination resistor to
V
CC
. The device generates 400 mV output amplitude with 50 W
receiver resistor to V
CC
. This I/O structure enables easy
implementation of the NB7N017M in 50 W systems.
The differential inputs contain 50 W termination resistors to VT
pads and all differential inputs accept RSECL, ECL, LVDS,
LVCMOS, LVTTL, and CML.
Internally, the NB7N017M uses a > 3.5 GHz 8–bit programmable
down counter. A select pin, SEL, is used to select between two
words, Pa[0:7] and Pb[0:7], that are stored in REGa and REGb
respectively. Two parallel load pins, PLa and PLb, are used to load
the level triggered programming registers, REGa and REGb,
respectively. A differential clock enable, CE, pin is available.
The NB7N017M offers a differential output, TC. Terminal count
output, TC, goes high for one clock cycle when the counter has
reached the all zeros state. To reduce output phase noise, TC is
retimed with the rising edge triggered latches.
Features
Maximum Input Clock Frequency > 3.5 GHz Typical
Differential CLK Clock Input
Differential CE Clock Enable Input
Differential SEL Word Select Input
50 W Internal Input and Output Termination Resistors
Differential TC Terminal Count Output
All Outputs 16 mA CML with 50 W Internal Source Termination
to V
CC
All Single–Ended Control Pins CMOS and PECL/NECL
Compatible
Counter Programmed Using One of Two Single−Ended Words,
Pa[0:7] and Pb[0:7], Stored in REGa and REGb
REGa and REGb Implemented with Level Triggered Latch
Compatible with Existing 3.3 V LVEP, EP, and SG Devices
Ability to Program the Divider without Disturbing Current Settings
Positive CML Output Operating Range: V
CC
= 3.0 V to 3.465 V
with V
EE
= 0 V
Negative CML Output Operating Range: V
CC
= 0 V
with V
EE
= –3.0 V to –3.465 V
V
BB
Reference Voltage Output
CML Output Level: 400 mV Peak−Peak Output with 50 W Receiver
Resistor to V
CC
Pb−Free Packages are Available*
A = Assembly Site
WL = Wafer Lot
YY = Year
WW = Work Week
G = Pb−Free Package
*For additional marking information, refer to
Application Note AND8002/D.
QFN−52
MN SUFFIX
CASE 485M
MARKING DIAGRAM*
http://onsemi.com
http://onsemi.com
See detailed ordering and shipping information in the package
dimensions section on page 18 of this data sheet.
ORDERING INFORMATION
*For additional information on our Pb−Free strateg
y
and soldering details, please download the ON Semi
-
conductor Soldering and Mounting Techniques Ref
-
erence Manual, SOLDERRM/D.
NB7N
017M
AWLYYWWG
1
52
152
NB7N017M
http://onsemi.com
2
Figure 1. Pinout (Top View)
VTSEL
SEL
VTSEL
VTCLK
CLK
CLK
VTCLK
CE
VTCE
V
CC
V
EE
PLb
V
BB
CE
VTCE
PLa
V
EE
V
CC
V
EE
Pb7
NC
V
EE
V
CC
TC
TC
V
CC
V
CC
1
2
3
4
5
6
7
8
9
10
11
12
13
Pa0
Pa1
Pa2
V
CC
Pa3
Pa4
Pa5
Pa6
Pa7
NC
14
15
16
17
18
19
20
21
22
23
24
25
26
V
EE
MR
NC
NC
NC
V
EE
V
EE
39
38
37
36
35
34
33
32
31
30
29
28
27
Pb6
Pb5
Pb4
Pb3
Pb2
Pb1
Pb0
52
51
50
49
48
47
46
45
44
43
42
41
40
SEL
Exposed Pad (EP)
NB7N017M
NB7N017M
http://onsemi.com
3
Table 1. PIN DESCRIPTION
Pin Name I/O
Default
State
Single/Differential
(Notes 1 and 2)
Description
CLK ECL, CML, LVCMOS,
LVDS, LVTTL Input
Differential Clock
CE ECL, CML, LVCMOS,
LVDS, LVTTL Input
Differential Clock Enable
MR CMOS, ECL Input Low Single Asynchronous Master Reset: Counter set to 0000 0000 to
reload at next CLK pulse, REGa and REGb = 1111 1111 and
TC = 1.
SEL ECL, CML, LVCMOS,
LVDS, LVTTL Input
Differential Divide Select
PLa, PLb CMOS, ECL Input Low Single Parallel Load Counter Latch from Pa[0:7], Pb[0:7] (Level
Triggered)
TC CML Output Differential Terminal Count, 16 mA CML output with 50 W Source
Termination to V
CC
(Note 5)
Pa[0:7], Pb[0:7] CMOS, ECL Input High Single Counter Program Pins. CMOS and PECL/NECL compatible
Pa7 = MSB, Pb7 = MSB
V
CC
Power
Positive Supply
V
EE
Power Negative Supply
VTCLK, VTCLK,
VTSEL, VTSEL
VTCE, VTCE
Termination Differential 50 W Internal Input Termination Resistor (Note 6)
V
BB
Output
CMOS/ECL Reference Voltage Output
NC N/A No Connect (Note 4)
EP Exposed Pad (Note 3)
1. All high speed inputs and outputs are differential to improve performance.
2. All single−ended inputs are CMOS and NECL/ECL compatible.
3. All V
CC
and V
EE
pins must be externally connected to external power supply voltage to guarantee proper device operation. The thermally
exposed pad (EP) on package bottom (see case drawing) must be attached to a heat−sinking conduit. Exposed pad is bonded to the lowest
voltage potential, V
EE
.
4. The NC pins are electrically connected to the die and must be left open.
5. CML outputs require 50 W receiver termination resistor to V
CC
for proper operation.
6. In the differential configuration when the input termination pins are connected to the common termination voltage, and if no signal is applied
then the device will be susceptible to self−oscillation.

NB7N017MMNR2

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Prescaler BBG 8BT DL MOD
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet