CS61884
10 DS485F3
3.2 Control
SYMBOL LQFP LFBGA TYPE DESCRIPTION
MCLK 10 E1 I
Master Clock Input
This pin is a free running reference clock that should be
either 1.544 MHz for T1/J1 or 2.048 MHz for E1 operation.
This timing reference is used as follows:
- Timing reference for the clock recovery and jitter attenua-
tion circuitry.
- RCLK reference during Loss of Signal (LOS) conditions
- Transmit clock reference during Transmit all Ones (TAOS)
condition
- Wait state timing for microprocessor interface
- When this pin is held “High”, the PLL clock recovery cir-
cuit is disabled. In this mode, the CS61884 receivers
function as simple data slicers.
- When this pin is held “Low”, the receiver paths are pow-
ered down and the output pins RCLK, RPOS, and RNEG
are High-Z.
MODE 11 E2 I
Mode Select
This pin is used to select whether the CS61884 operates in
Serial host, Parallel host or Hardware mode.
Host Mode
- The CS61884 is controlled through either a
serial or a parallel microprocessor interface (Refer to HOST
MODE (See Section 13 on page 32).
Hardware Mode
- The microprocessor interface is disabled
and the device control/status are provided through the pins
on the device.
NOTE: For serial host mode connect this pin to a resistor
divider consisting of two 10KΩ resistors between
VCCIO and GNDIO.
Table 1. Operation Mode Selection
Pin State OPERATING Mode
LOW Hardware Mode
HIGH Parallel Host Mode
VCCIO/2 Serial Host Mode
CS61884
DS485F3 11
MUX/BITSEN0 43 K2 I
Multiplexed Interface/Bits Clock Select
Host Mode
-This pin configures the microprocessor inter-
face for multiplexed or non-multiplexed operation.
Hardware mode
- This pin is used to enable channel 0 as
a G.703 BITS Clock recovery channel (Refer to BUILDING
INTEGRATED TIMING SYSTEMS (BITS) CLOCK MODE
(See Section 8 on page 23). Channel 1 through 7 are not
affected by this pin during hardware mode. During host
mode the G.703 BITS Clock recovery function is enabled by
the Bits Clock Enable Register (1Eh) (See Section 14.31
on page 41).
NOTE: The MUX pin only controls the BITS Clock function in
Hardware Mode
INT
82 K13 O
Interrupt Output
This active low output signals the host processor when one
of the CS61884’s internal status register bits has changed
state. When the status register is read, the interrupt is
cleared. The various status changes that would force INT
active are maskable via internal interrupt enable registers.
NOTE: This pin is an open drain output and requires a 10 kΩ
pull-up resistor.
RDY/ACK
/SDO 83 K14 O
Data Transfer Acknowledge/Ready/Serial Data Output
Intel Parallel Host Mode
- During a read or write register
access, RDY is asserted “Low” to acknowledge that the de-
vice has been accessed. An asserted “High” acknowledges
that data has been written or read. Upon completion of the
bus cycle, this pin High-Z.
Motorola Parallel Host Mode
- During a data bus read
operation this pin “ACK
” is asserted “High” to indicate that
data on the bus is valid. An asserted “Low” on this pin dur-
ing a write operation acknowledges that a data transfer to
the addressed register has been accepted. Upon comple-
tion of the bus cycle, this pin High-Z.
NOTE: Wait state generation via RDY/ACK
is disabled in
RZ mode (No Clock Recovery).
Serial Host Mode
- When the microprocessor interface is
configured for serial bus operation, “SDO” is used as a seri-
al data output. This pin is forced into a high impedance
state during a serial write access. The CLKE pin controls
whether SDO is valid on the rising or falling edge of SCLK.
Upon completion of the bus cycle, this pin High-Z.
Hardware Mode
- This pin is not used and should be left
open.
SYMBOL LQFP LFBGA TYPE DESCRIPTION
CS61884
12 DS485F3
WR/DS/SDI/LEN0 84 J14 I
Data Strobe/ Write Enable/Serial Data/Line Length Input
Intel Parallel Host Mode
- This pin “WR” functions as a
write enable.
Motorola Parallel Host Mode
- This pin “DS“ functions as
a data strobe input.
Serial Host Mode
- This pin “SDI” functions as the serial
data input.
Hardware Mode
- As LEN0, this pin controls the transmit
pulse shapes for both E1 and T1/J1 modes. This pin also
selects which mode is used E1 or T1/J1 (Refer to Table 5
on page 25).
RD
/RW/LEN1 85 J13 I
Read/Write/ Read Enable/Line Length Input
Intel Parallel Host Mode
- This pin “RD” functions as a
read enable.
Motorola Parallel Host Mode
- This pin “R/W” functions as
the read/write input signal.
Hardware Mode
- As LEN1, this pin controls the transmit
pulse shapes for both E1 and T1/J1 modes. This pin also
selects which mode is used E1 or T1/J1 (Refer to Table 5
on page 25).
ALE/AS
/SCLK/LE
N2
86 J12 I
Address Latch Enable/Serial Clock/Address Strobe/Line
Length Input
Intel Parallel Host Mode
- This pin “ALE” functions as the
Address Latch Enable when configured for multiplexed ad-
dress/data operation.
Motorola Parallel Host Mode
- This pin “AS” functions as
the active “low” address strobe when configured for multi-
plexed address/data operation.
Serial Host Mode
- This pin “SCLK” is the serial clock
used for data I/O on SDI and SDO.
Hardware Mode
- As LEN2, this pin controls the transmit
pulse shapes for both E1 and T1/J1 modes. This pin also
selects which mode is used E1 or T1/J1 (Refer to Table 5
on page 25).
CS
/JASEL 87 J11 I
Chip Select Input/Jitter Attenuator Select
Host Mode
- This active low input is used to enable ac-
cesses to the microprocessor interface in either serial or
parallel mode.
Hardware Mode
- This pin controls the position of the Jitter
Attenuator.
SYMBOL LQFP LFBGA TYPE DESCRIPTION
Pin State Jitter Attenuation Position
LOW Transmit Path
HIGH Receive Path
OPEN Disabled

CS61884-IQZR

Mfr. #:
Manufacturer:
Cirrus Logic
Description:
Telecom Interface ICs IC Octal T1/E1/J1 Line Interface Unit
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet