36-Mbit QDR-II™ SRAM 2-Word Burst
Architecture
CY7C1410AV18
CY7C1425AV18
CY7C1412AV18
CY7C1414AV18
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document #: 38-05615 Rev. *C Revised June 26, 2006
Features
Separate Independent Read and Write data ports
Supports concurrent transactions
250-MHz clock for high bandwidth
2-Word Burst on all accesses
Double Data Rate (DDR) interfaces on both Read and
Write ports (data transferred at 500 MHz) @ 250 MHz
Two input clocks (K and K
) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C
) to minimize
clock-skew and flight-time mismatches
Echo clocks (CQ and CQ
) simplify data capture in
high-speed systems
Single multiplexed address input bus latches address
inputs for both Read and Write ports
Separate Port Selects for depth expansion
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency, providing most current data
•Core V
DD
= 1.8V (±0.1V); I/O V
DDQ
= 1.4V to V
DD
Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
Offered in both lead-free and non lead-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
CY7C1410AV18 – 4M x 8
CY7C1425AV18 – 4M x 9
CY7C1412AV18 – 2M x 18
CY7C1414AV18 – 1M x 36
Functional Description
The CY7C1410AV18, CY7C1425AV18, CY7C1412AV18, and
CY7C1414AV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports to access the memory array.
The Read port has dedicated Data Outputs to support Read
operations and the Write Port has dedicated Data Inputs to
support Write operations. QDR-II architecture has separate
data inputs and data outputs to completely eliminate the need
to “turn-around” the data bus required with common I/O
devices. Access to each port is accomplished through a
common address bus. The Read address is latched on the
rising edge of the K clock and the Write address is latched on
the rising edge of the K
clock. Accesses to the QDR-II Read
and Write ports are completely independent of one another. In
order to maximize data throughput, both Read and Write ports
are equipped with Double Data Rate (DDR) interfaces. Each
address location is associated with two 8-bit words
(CY7C1410AV18) or 9-bit words (CY7C1425AV18) or 18-bit
words (CY7C1412AV18) or 36-bit words (CY7C1414AV18)
that burst sequentially into or out of the device. Since data can
be transferred into and out of the device on every rising edge
of both input clocks (K and K
and C and C), memory bandwidth
is maximized while simplifying system design by eliminating
bus “turn-arounds.”
Depth expansion is accomplished with Port Selects for each
port. Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K
input clocks. All data outputs pass through output
registers controlled by the C or C
(or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
250 MHz 200 MHz 167 MHz Unit
Maximum Operating Frequency 250 200 167 MHz
Maximum Operating Current 1065 870 740 mA
[+] Feedback
CY7C1410AV18
CY7C1425AV18
CY7C1412AV18
CY7C1414AV18
Document #: 38-05615 Rev. *C Page 2 of 25
Logic Block Diagram (CY7C1410AV18)
CLK
A
(20:0)
Gen.
K
K
Control
Logic
Address
Register
D
[7:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Q
[7:0]
Control
Logic
Address
Register
Reg.
Reg.
Reg.
8
21
8
16
8
NWS
[1:0]
V
REF
Write Add. Decode
8
A
(20:0)
21
C
C
8
2M x 8 Array
2M x 8 Array
Write
Reg
Write
Reg
CQ
CQ
8
DOFF
Logic Block Diagram (CY7C1425AV18)
CLK
A
(20:0)
Gen.
K
K
Control
Logic
Address
Register
D
[8:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Q
[8:0]
Control
Logic
Address
Register
Reg.
Reg.
Reg.
9
21
9
18
9
BWS
[0]
V
REF
Write Add. Decode
9
A
(20:0)
21
C
C
9
2M x 9 Array
2M x 9 Array
Write
Reg
Write
Reg
CQ
CQ
9
DOFF
[+] Feedback
CY7C1410AV18
CY7C1425AV18
CY7C1412AV18
CY7C1414AV18
Document #: 38-05615 Rev. *C Page 3 of 25
Logic Block Diagram (CY7C1412AV18)
CLK
A
(19:0)
Gen.
K
K
Control
Logic
Address
Register
D
[17:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Q
[17:0]
Control
Logic
Address
Register
Reg.
Reg.
Reg.
18
20
18
36
18
BWS
[1:0]
V
REF
Write Add. Decode
18
A
(19:0)
20
C
C
18
1M x 18 Array
1M x 18 Array
Write
Reg
Write
Reg
CQ
CQ
18
DOFF
Logic Block Diagram (CY7C1414AV18)
CLK
A
(18:0)
Gen.
K
K
Control
Logic
Address
Register
D
[35:0]
Read Add. Decode
Read Data Reg.
RPS
WPS
Q
[35:0]
Control
Logic
Address
Register
Reg.
Reg.
Reg.
36
19
36
72
36
BWS
[3:0]
V
REF
Write Add. Decode
36
A
(18:0)
19
C
C
36
512K x 36 Array
512K x 36 Array
Write
Reg
Write
Reg
CQ
CQ
36
DOFF
[+] Feedback

CY7C1425AV18-250BZXC

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
IC SRAM 36M PARALLEL 165FBGA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union