25
LTC3738
3738f
APPLICATIO S I FOR ATIO
WUUU
alter its delivery of current quickly enough to prevent this
sudden step change in output voltage if the load switch
resistance is low and it is driven quickly. If C
LOAD
is greater
than 2% of C
OUT
, the switch rise time should be controlled
so that the load rise time is limited to approximately
1000 • R
SENSE
• C
LOAD
. Thus a 250µF capacitor and a 2m
R
SENSE
resistor would require a 500µs rise time, limiting
the charging current to about 1A.
Design Example (Using Three Phases)
As a design example, assume V
IN
= 12V(nominal), V
IN
=
20V(max), V
OUT
= 1.3V, I
MAX
= 45A, f = 400kHz and the
AVP slope is 1mV/A. The inductance value is chosen first
based upon a 30% ripple current assumption. The highest
value of ripple current in each output stage occurs at the
maximum input voltage.
L
V
fI
V
V
V
kHz A
V
V
H
OUT OUT
IN
=
()
=
()()()
µ
1
13
400 30 15
1
13
20
068
.
%
.
.
Using L = 0.6µH, a commonly available value results in
34% ripple current. The worst-case output ripple for the
three stages operating in parallel will be less than 11% of
the peak output current.
R
SENSE1,
R
SENSE2
and R
SENSE3
can be calculated by using
a conservative maximum sense current threshold of 65mV
and taking into account half of the ripple current:
R
mV
A
SENSE
=
+
=
65
15 1
34
2
0 0037
%
.
Use a commonly available 0.003 sense resistor.
Take R
AVP
as recommended value 100, the R
PREAVP
is:
R
mV A
PREAVP
=
= 0 003
100
1
300.
/
Next verify the minimum on-time is not violated. The
minimum on-time occurs at maximum V
CC
:
t
V
Vf
V
V kHz
ns
ON MIN
OUT
IN MAX
()
=
()
=
()
=
()
.13
20 400
162
The output voltage will be set by the VID code according
to Table 1.
The power dissipation on the topside MOSFET can be
estimated. Using a Siliconix Si7390DP for example, R
DS(ON)
= 13.5m, C
MILLER
= 2.1nC/15V = 140pF. At maximum
input voltage with T(estimated) = 50°C:
P
V
V
CC
A
pF
VV V
kHz W
MAIN
()
+
()
° °
()
[]
+
()
()()
()( )
+
()
=
13
20
15 1 0 005 50 25
0 0135 20
45
23
2 140
1
518
1
18
400 0 51
2
2
.
.
.
–. .
.
using a Siliconix Si7356DP as bottom side MOSFET.
The worst-case power dissipation by the synchronous
MOSFET under normal operating conditions at elevated
ambient temperature and estimated 50°C junction tem-
perature rise is:
P
VV
V
AW
SYNC
=
()( )
()
=
20 1 3
20
15 1 25 0 004 1 05
2
.
.. .
A short circuit to ground will result in a folded back current
of:
I
mV
m
ns V
H
A
SC
+
()
+
()
µ
=
25
23
1
2
150 20
06
75
.
.
with a typical value of R
DS(ON)
and d = (0.005/°C)(50°C) =
0.25. The resulting power dissipated in the bottom MOSFET
is:
P
SYNC
= (7.5A)
2
(1.25)(0.004) 0.28W
which is less than one third of the normal, full load
conditions. Incidentally, since the load no longer dissi-
pates any power, total system power is decreased by over
90%. Therefore, the system actually cools significantly
during a shorted condition!
26
LTC3738
3738f
PC Board Layout Checklist
When laying out the printed circuit board, the following
checklist should be used to ensure proper operation of the
IC. These items are also illustrated graphically in the layout
diagram of Figure 9. Check the following in the PC layout:
1) Are the signal and power ground paths isolated? Keep the
SGND at one end of a printed circuit path thus preventing
MOSFET currents from traveling under the IC. The IC signal
ground pin should be used to hook up all control circuitry
on one side of the IC, routing the copper through SGND,
under the IC covering the “shadow” of the package, connect-
ing to the PGND pin and then continuing on to the (–) plates
of C
IN
and
C
OUT
. The V
CC
decoupling capacitor should be
placed immediately adjacent to the IC between the V
CC
pin
and PGND. A 1µF ceramic capacitor of the X7R or X5R type
is small enough to fit very close to the IC to minimize the ill
effects of the large current pulses drawn to drive the bottom
MOSFETs. An additional 5µF to 10uF of ceramic, tantalum
or other very low ESR capacitance is recommended in or-
der to keep the internal IC supply quiet. The power ground
returns to the sources of the bottom N-channel MOSFETs,
anodes of the Schottky diodes and (–) plates of C
IN
, which
should have as short lead lengths as possible.
2) Does the IC IN
+
pin connect to the (+) plates of C
OUT
?
A 30pF to 300pF feedforward capacitor between the
DIFFOUT and EAIN pins should be placed as close as
possible to the IC.
3) Are the SENSE
and SENSE
+
printed circuit traces for
each channel routed together with minimum PC trace
spacing? The filter capacitors between SENSE
+
and SENSE
for each channel should be as close as possible to the pins
of the IC. Connect the SENSE
and SENSE
+
pins to the
pads of the sense resistor as illustrated in Figure 10.
4) Do the (+) plates of C
IN
connect to the drains of the
topside MOSFETs as closely as possible? This capacitor
provides the pulsed current to the MOSFETs.
5) Keep the switching nodes, SWITCH, BOOST and TG
away from sensitive small-signal nodes. Ideally the
SWITCH, BOOST and TG printed circuit traces should be
routed away and separated from the IC and the “quiet” side
of the IC.
6) The filter capacitors between the I
TH
and SGND pins
should be as close as possible to the pins of the IC.
Figure 9 illustrates all branch currents in a three-phase
switching regulator. It becomes very clear after studying
the current waveforms why it is critical to keep the high
switching current paths to a small physical size. High elec-
tric and magnetic fields will radiate from these “loops” just
as radio stations transmit signals. The output capacitor
ground should return to the negative terminal of the input
capacitor and not share a common ground path with any
switched current paths. The left half of the circuit gives rise
to the “noise” generated by a switching regulator. The
ground terminations of the synchronous MOSFETs and
Schottky diodes should return to the bottom plate(s) of the
input capacitor(s) with a short isolated PC trace since very
high switched currents are present. A separate isolated path
from the bottom plate(s) of the input and output capacitor(s)
should be used to tie in the IC power ground pin (PGND).
This technique keeps inherent signals generated by high
current pulses taking alternate current paths that have
finite impedances during the total period of the switching
regulator. External OPTI-LOOP compensation allows over-
compensation for PC layouts which are not optimized but
this is not the recommended design procedure.
Simplified Visual Explanation of How a 3-Phase
Controller Reduces Both Input and Output RMS
Ripple Current
The effect of multiphase power supply design significantly
reduces the amount of ripple current in both the input and
output capacitors. The RMS input ripple current is divided
by, and the effective ripple frequency is multiplied up by
the number of phases used (assuming that the input
voltage is greater than the number of phases used times
the output voltage). The output ripple amplitude is also
reduced by, and the effective ripple frequency is increased
by the number of phases used. Figure 11 graphically
illustrates the principle.
The worst-case input RMS ripple current for a single stage
design peaks at twice the value of the output voltage. The
worst-case input RMS ripple current for a two stage
design results in peaks at 1/4 and 3/4 of the input voltage,
APPLICATIO S I FOR ATIO
WUUU
27
LTC3738
3738f
APPLICATIO S I FOR ATIO
WUUU
Figure 9. Branch Current Waveforms
+
R
IN
V
IN
V
OUT
C
IN
BOLD LINES INDICATE HIGH,
SWITCHING CURRENT LINES.
KEEP LINES TO A MININMUM
LENGTH
+
C
OUT
D3
D2
SW2
D1
L1
SW1
R
SENSE1
L2
R
SENSE2
L3
SW3
R
SENSE3
3738 F09
R
L
Figure 10. Kelvin Sensing R
SENSE
SENSE
+
LTC3738
1000pF
INDUCTOR
OUTPUT CAPACITOR
SENSE
RESISTOR
3738 F10
SENSE

LTC3738CUHF#PBF

Mfr. #:
Manufacturer:
Analog Devices / Linear Technology
Description:
Switching Voltage Regulators 3-Phase VRM10/VRM9 Synch. Controller
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet