74HC_HCT7403_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 1 — 21 September 2012 19 of 32
NXP Semiconductors
74HC7403-Q100; 74HCT7403-Q100
4-bit x 64-word FIFO register; 3-state
Measurement points are given in Table 7.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 15. Master-reset (MR) to shift-in (SI) recovery time
PJD
6,,1387
05,1387
9
0
9
0
W
UHF
Measurement points are given in Table 7.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 16. Enable and disable times
001aah078
t
PLZ
t
PHZ
outputs
disabled
outputs
enabled
V
Y
V
X
outputs
enabled
Qn output
LOW-to-OFF
OFF-to-LOW
Qn output
HIGH-to-OFF
OFF-to-HIGH
OE input
V
I
V
OL
V
OH
V
CC
V
M
GND
GND
t
PZL
t
PZH
V
M
V
M
Table 7. Measurement points
Type Input Output
V
M
V
M
V
X
V
Y
74HC7403-Q100 0.5V
CC
0.5V
CC
0.1V
CC
0.9V
CC
74HCT7403-Q100 1.3 V 1.3 V 0.1V
CC
0.9V
CC
74HC_HCT7403_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 1 — 21 September 2012 20 of 32
NXP Semiconductors
74HC7403-Q100; 74HCT7403-Q100
4-bit x 64-word FIFO register; 3-state
Test data is given in Table 8.
Definitions test circuit:
R
T
= Termination resistance should be equal to output impedance Z
o
of the pulse generator.
C
L
= Load capacitance including jig and probe capacitance.
R
L
= Load resistance.
S1 = Test selection switch.
Fig 17. Test circuit for measuring switching times
V
M
V
M
t
W
t
W
10 %
90 %
0 V
V
I
V
I
negative
pulse
positive
pulse
0 V
V
M
V
M
90 %
10 %
t
f
t
r
t
r
t
f
001aad983
DUT
V
CC
V
CC
V
I
V
O
R
T
R
L
S1
C
L
open
G
Table 8. Test data
Type Input Load S1 position
V
I
t
r
, t
f
C
L
R
L
t
PHL
, t
PLH
t
PZH
, t
PHZ
t
PZL
, t
PLZ
74HC7403-Q100 V
CC
6ns 15pF, 50 pF 1k open GND V
CC
74HCT7403-Q100 3 V 6 ns 15 pF, 50 pF 1 k open GND V
CC
74HC_HCT7403_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 1 — 21 September 2012 21 of 32
NXP Semiconductors
74HC7403-Q100; 74HCT7403-Q100
4-bit x 64-word FIFO register; 3-state
13. Application information
Fig 18. Expanded FIFO (parallel and serial) for increased word length; 8 bits wide x 64 n-bits
PJD
',5
6,
'25
62
05
2(
2(
',5
6, '25
6205

2(
',5
6, '25
6205

2(
',5
6, '25
6205

2(
',5
6, '25
6205

'
'
'
'
4
4
4
4
'
'
'
'
4
4
4
4
'
'
'
'
4
4
4
4
'
'
'
'
4
4
4
4
ELW
GDWD
ELW
GDWD
The 74HC7403-Q100; 74HCT7403-Q100 is easily expanded to increase word length. Composite DIR and DIR flags are formed
with the addition of an AND gate. The basic operation and timing are identical to a single FIFO, with the exception of an added
gate delay on the flags.
Fig 19. Expanded FIFO for increased word length; 64 words x 10 bits
PJD
',5
2(
6,
'25
62
05
'Q 4Q

',5
2(
6,
'25
62
05

'Q
4Q

'$
7$,1387
&203
26,7(
',5
)/$*
6,
05
2(
62
'$7$287
387
&20326
,7(
'25
)/$*
'$
7$,1387 '$7$287
387

74HC7403D-Q100,518

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC FIFO REGISTER 4X64 3ST 16SOIC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet