74HC_HCT7403_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 1 — 21 September 2012 22 of 32
NXP Semiconductors
74HC7403-Q100; 74HCT7403-Q100
4-bit x 64-word FIFO register; 3-state
This circuit is only required if the SI input is constantly held HIGH, when the FIFO is empty and the automatic shift-in cycles are
started or if the SO
output is constantly held HIGH, when the FIFO is full and the automatic shift-out cycles are started (see
Figure 7
and Figure 10).
Fig 20. Expanded FIFO for increased word length
PJD
',5
2(
6,
'25
62
05
'Q
4Q

',5
2(
6,
'25
62
05

'Q 4Q
6,
05
2(
62
FRPSRVLWH
'25
FRP
SRVLWH
',5

'4
&3
5

4
'4
&3
4
'4
&3

4
'4
&3
4
5
74HC_HCT7403_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 1 — 21 September 2012 23 of 32
NXP Semiconductors
74HC7403-Q100; 74HCT7403-Q100
4-bit x 64-word FIFO register; 3-state
13.1 Expanded format
Figure 21 shows two cascaded FIFOs providing a capacity of 128 words x 4 bits.
Figure 22
shows the signals on the nodes of both FIFOs after the application of the SI
pulse, when both FIFOs are initially empty. After a ripple through delay, data arrives at the
output of FIFOA. Due to SO
A being HIGH, a DORA pulse is generated. The requirements
od SIB and DnB are satisfied by the DORA pulse width and the timing between the rising
edge of DORA and QnA. After a second ripple through delay data arrives at the output of
FIFOB.
Figure 23
shows the signals on the nodes of both FIFOs after the application of the SOB
pulse, when both FIFOs are initially full. After a bubble-up delay, a DIRB pulse is
generated, which acts as a SO
A pulse for FIFOA. One word is transferred from the output
of FIFOA to the input of FIFOB. The requirements of the SO
A pulse for FIFOA is satisfied
by the pulse width of DORB. After a second bubble-up delay an empty space arrives at
DnA, at which time DIRA goes HIGH. Figure 24
shows the waveforms at all external
nodes of both FIFOs during a complete shift-in and shift-out sequence.
The 74HC7403-Q100; 74HCT7403-Q100 is easily cascaded to increase word capacity without external circuitry. In cascaded
format, all necessary communications are handled by the FIFOs. Figure 22
and Figure 23 demonstrate the communication
timing between FIFOA and FIFOB. Figure 24
provides an overview of pulses and timing of two cascaded FIFOs, when shifted
full and shifted empty again.
Fig 21. Cascading for increased word capacity; 128 words x 4 bits
PJD
',5$
2(
6,$
05
'Q$
',5
6,
'25
62
'$
7$,1387
62$
'25$
4Q$

),)2$
',5%
2(
6,%
05
'Q%
62%
'25%
4Q%

),)2%
'$7$287
387
2(
05
74HC_HCT7403_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 1 — 21 September 2012 24 of 32
NXP Semiconductors
74HC7403-Q100; 74HCT7403-Q100
4-bit x 64-word FIFO register; 3-state
(1) FIFOA and FIFOB are initially empty, SOA held HIGH in anticipation of data
(2) Load one word into FIFOA; SI pulse; applied. results in DIR pulse
(3) Data-out A/ data-in B transition; valid data arrives at FIFOA output stage after a specified delay of the DOR flag, meeting data
input set-up requirements of FIFOB.
(4) DORA and SIB pulse HIGH; (ripple through delay after SIA LOW) data is unloaded from FIFOA as a result of the data output
ready pulse, data is shifted into FIFOB
(5) DIRB and SO
A go LOW; flag indicates that input stage of FIFOB is busy, shift-out of FIFOA is complete
(6) DIRB and SO
A go HIGH automatically; the input stage of FIFOB is again able to receive data, SO is held HIGH in anticipation
of additional data
(7) DORB goes HIGH; (ripple through delay after SIB LOW) valid data is present one propagation delay later at the FIFOB output
stage
Fig 22. FIFO to FIFO communication; input timing under empty condition
PJD
 

ULSSOHWKURXJK
GHOD\


ULSSOHWKURXJK
GHOD\


9
0
9
0
9
0
9
0
9
0
',5$
6,$
'25$
6,%
4Q
$'Q%
'25%
4Q
%
',5%
62$

74HC7403D-Q100,518

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC FIFO REGISTER 4X64 3ST 16SOIC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet