IDT74SSTU32865BKG8

1
COMMERCIAL TEMPERATURE RANGE
IDT74SSTU32865
28-BIT 1:2 REGISTERED BUFFER WITH PARITY
APRIL 2005
2005 Integrated Device Technology, Inc. DSC-6493/14c
IDT74SSTU32865
COMMERCIAL TEMPERATURE RANGE
28-BIT 1:2 REGISTERED
BUFFER WITH PARITY
DESCRIPTION:
The SSTU32865 is a 28-bit 1:2 configurable registered buffer designed
for 1.7V to 1.9V VDD operation. All clock and data inputs are compatible with
the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All
outputs are 1.8V CMOS drivers that have been optimized to drive the DDR2
DIMM load.
The SSTU32865 operates from a differential clock (CLK and CLK). Data
are registered at the crossing of CLK going high and CLK going low.
This device supports low-power standby operation. When the reset input
(RESET) is low, the differential input receivers are disabled, and undriven
(floating) data, clock, and reference voltage (VREF) inputs are allowed. In
addition, when RESET is low all registers are reset, and all outputs are
forced low. The LVCMOS RESET and Cx inputs must always be held at
a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has
been supplied, RESET must be held in the low state during power up.
In the DDR2 DIMM application, RESET is specified to be completely
asynchronous with respect to CLK and CLK. Therefore, no timing
relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative
to the time to disable the differential input receivers. However, when coming
out of a reset, the register will become active quickly, relative to the time to
enable the differential input receivers. As long as the data inputs are low,
and the clock is stable during the time from the low-to-high transition of
RESET until the input receivers are fully enabled, the design of the
SSTU32865 must ensure that the outputs will remain low, thus ensuring no
glitches on the outputs.
The device monitors both DCS0 and DCS1 inputs and will gate the Qn
outputs from changing states when both DCS0 and DCS1 are high. If either
DCS0 and DCS1 input is low, the Qn outputs will function normally. The
RESET input has priority over the DCS0 and DCS1 control and will force
the Qn outputs low and the PYTERR output high. If the DCS-control
functionality is not desired, then the CSGateEnable input can be hard-wired
to ground, in which case the set-up time requirement for DCS would be the
same as for the other D data inputs.
The SSTU32865 includes a parity checking function. The SSTU32865
accepts a parity bit from the memory controller at its input pin PARIN,
compares it with the data received on the D-inputs, and indicates whether
a parity error has occured on its open-drain PYTERR pin (active low).
APPLICATIONS:
Along with CSPU877/A/D DDR2 PLL, provides complete solution
for DDR2 DIMMs
Optimized for DDR2-400/533 (PC2-3200/4300) JEDEC Raw Card D
FEATURES:
1.8V Operation
SSTL_18 style clock and data inputs
Differential CLK input
Control inputs compatible with LVCMOS levels
Flow-through architecture for optimum PCB design
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
Available in 160-pin CTBGA package
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
2
COMMERCIAL TEMPERATURE RANGE
IDT74SSTU32865
28-BIT 1:2 REGISTERED BUFFER WITH PARITY
FUNCTIONAL BLOCK DIAGRAM (1:2)
PYTERR
R
D
Q
Q21
A
Q21
B
Q0
A
Q0
B
RESET
CLK
CLK
DODT0,
DODT1
R
D
Q
R
D
Q
(CS ACTIVE)
V
REF
PARITY GENERATOR
AND CHECKER
QCS0
A
QCS0
B
R
D
Q
QCS1
A
QCS1
B
R
D
Q
QODT0
A
,
QODT1
A
QODT0
B
,
QODT1
B
QCKE0
A
,
QCKE1
A
QCKE0
B
,
QCKE1
B
R
D
Q
R
D
Q
PARIN
D0
D21
DCKE0,
DCKE1
DCS1
CSGateEN
DCS0
2 2
2 2
22
3
COMMERCIAL TEMPERATURE RANGE
IDT74SSTU32865
28-BIT 1:2 REGISTERED BUFFER WITH PARITY
PIN CONFIGURATION
A
B
C
D
E
F
NC PARIN NC
QCKE1A
Q18A Q17B
Q19B
Q21A
Q21B
NCVREF
D3
D6
D9
GND
V
DDR
VDDR
Q1B Q1A
D2 NC NC
QCKE1B
Q18B
QODT0B
Q19A
NCD1
D7
V
DDR
QCKE0A
QCKE0B
D11
D8 V
DDL GND VDDL Q16B Q16A
V
DDL
D4
D5 V
DDL GND NC NC GND GND
QODT1B
Q20B
QODT1A
Q20A
GND GND
Q17A
QODT0A
1234 56789
10
11 12
G
H
J
K
L
M
D12 GND Q2B
GND
VDDR
GND
V
DDLD18
CLK
CLK
D10
GND GND
Q10B Q10A
D15 GND Q5B
V
DDR
VDDLCSGate
EN
RESET
GNDD0
D14 GND GND Q6B Q6A
GND
DCS0
DCS1
GND
V
DDL
GND
V
DDL
VDDR
GND
V
DDR
GND
QCS0B
QCS1B
QCS0A
QCS1A
V
DDR VDDR
Q2A
Q5A
N
P
R
T
U
V
D16 VDDL Q9BVDDRVDDLD17
D13
MCL
MCL
MCH
Q3A Q7A Q13A Q0A Q8A
D21 Q11B
V
DDR
D19
DCKE0
Q4AV
REF
DCKE1 MCL
PYTERR
MCH Q3B
NC
D20 GND V
DDL VDDL GND GND GND Q15B
Q14B
Q15A
Q14A
Q9A
Q11A
Q12A
Q7B
Q13B Q0B Q8B
Q4B
Q12B
DODT1 DODT0
GND V
DDL VDDL VDDR VDDR GND
160-BALL CTBGA
TOP VIEW
MCL denotes a pin that Must be Connected LOW. MCH denotes a pin that Must be Connected HIGH.

IDT74SSTU32865BKG8

Mfr. #:
Manufacturer:
Description:
IC BUFFER 28BIT 1:2 REG 160TFBGA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet