Automotive PSoC
®
4: PSoC 4100
Family Datasheet
Document Number: 001-93576 Rev. *E Page 28 of 36
The field values are listed in Ta bl e 40 .
Packaging
PSoC4 CAB Libraries with Schematics Symbols and PCB Footprints are on the Cypress web site at
http://www.cypress.com/cad-resources/psoc-4-cad-libraries?source=search&cat=technical_documents
Table 40. Field Values
Field Description Values Meaning
CY8C Cypress Prefix
4 Architecture 4 PSoC 4
A Family within architecture 1 4100 Family
2 4200 Family
B CPU Speed 2 24 MHz
448 MHz
C Flash Capacity 4 16 KB
532 KB
DE Package Code PV SSOP
F Temperature Range A/S Automotive
GHI Attributes Code 000-999 Code of feature set in specific family
Z Fab location change
Table 41. Package Characteristics
Parameter Description Conditions Min Typ Max Units
T
A
Operating ambient temperature For A grade devices –40 25.00 85 °C
T
A
Operating ambient temperature For S grade devices –40 25.00 105 °C
T
J
Operating junction temperature For A grade devices –40 100 °C
T
J
Operating junction temperature For S grade devices –40 120 °C
T
JA
Package
JA
(28-pin SSOP) 66.58 °C/W
T
JC
Package
JC
(28-pin SSOP) 46.28 °C/W
Table 42. Solder Reflow Peak Temperature
Package Maximum Peak Temperature Maximum Time at Peak Temperature
28-pin SSOP 260 °C 30 seconds
Table 43. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2
Package MSL
28-pin SSOP MSL 3
Automotive PSoC
®
4: PSoC 4100
Family Datasheet
Document Number: 001-93576 Rev. *E Page 29 of 36
Figure 6. 28-pin SSOP (210 Mils) Package Outline
51-85079 *F
Automotive PSoC
®
4: PSoC 4100
Family Datasheet
Document Number: 001-93576 Rev. *E Page 30 of 36
Acronyms
Table 44. Acronyms Used in this Document
Acronym Description
abus analog local bus
ADC analog-to-digital converter
AG analog global
AHB AMBA (advanced microcontroller bus archi-
tecture) high-performance bus, an ARM data
transfer bus
ALU arithmetic logic unit
AMUXBUS analog multiplexer bus
API application programming interface
APSR application program status register
ARM
®
advanced RISC machine, a CPU architecture
ATM automatic thump mode
BW bandwidth
CAN Controller Area Network, a communications
protocol
CMRR common-mode rejection ratio
CPU central processing unit
CRC cyclic redundancy check, an error-checking
protocol
DAC digital-to-analog converter, see also IDAC, VDAC
DFB digital filter block
DIO digital input/output, GPIO with only digital
capabilities, no analog. See GPIO.
DMIPS Dhrystone million instructions per second
DMA direct memory access, see also TD
DNL differential nonlinearity, see also INL
DNU do not use
DR port write data registers
DSI digital system interconnect
DWT data watchpoint and trace
ECC error correcting code
ECO external crystal oscillator
EEPROM electrically erasable programmable read-only
memory
EMI electromagnetic interference
EMIF external memory interface
EOC end of conversion
EOF end of frame
EPSR execution program status register
ESD electrostatic discharge
ETM embedded trace macrocell
FIR finite impulse response, see also IIR
FPB flash patch and breakpoint
FS full-speed
GPIO general-purpose input/output, applies to a PSoC
pin
HVI high-voltage interrupt, see also LVI, LVD
IC integrated circuit
IDAC current DAC, see also DAC, VDAC
IDE integrated development environment
I
2
C, or IIC Inter-Integrated Circuit, a communications
protocol
IIR infinite impulse response, see also FIR
ILO internal low-speed oscillator, see also IMO
IMO internal main oscillator, see also ILO
INL integral nonlinearity, see also DNL
I/O input/output, see also GPIO, DIO, SIO, USBIO
IPOR initial power-on reset
IPSR interrupt program status register
IRQ interrupt request
ITM instrumentation trace macrocell
LCD liquid crystal display
LIN Local Interconnect Network, a communications
protocol.
LR link register
LUT lookup table
LVD low-voltage detect, see also LVI
LVI low-voltage interrupt, see also HVI
LVTTL low-voltage transistor-transistor logic
MAC multiply-accumulate
MCU microcontroller unit
MISO master-in slave-out
NC no connect
NMI nonmaskable interrupt
NRZ non-return-to-zero
NVIC nested vectored interrupt controller
NVL nonvolatile latch, see also WOL
opamp operational amplifier
PAL programmable array logic, see also PLD
PC program counter
PCB printed circuit board
Table 44. Acronyms Used in this Document (continued)
Acronym Description

CY8C4125PVA-482

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union