PCA9500 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 4.1 — 5 May 2017 13 of 29
NXP Semiconductors
PCA9500
8-bit I
2
C-bus and SMBus I/O port with 2-kbit EEPROM
8.2 System configuration
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see Figure 17
).
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 17. System configuration
002aaa381
MASTER
TRANSMITTER/
RECEIVER
SLAVE
RECEIVER
SLAVE
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER
MASTER
TRANSMITTER/
RECEIVER
SDA
SCL
Fig 18. Acknowledgement on the I
2
C-bus
002aaa987
S
START
condition
9821
clock pulse for
acknowledgement
not acknowledge
acknowledge
data output
by transmitter
data output
by receiver
SCL from master
PCA9500 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 4.1 — 5 May 2017 14 of 29
NXP Semiconductors
PCA9500
8-bit I
2
C-bus and SMBus I/O port with 2-kbit EEPROM
9. Application design-in information
A central processor/controller typically located on the system main board can use the
400 kHz I
2
C-bus/SMBus to poll the PCA9500 devices located on the system cards for
status or version control type of information. The PCA9500 may be programmed at
manufacturing to store information regarding board build, firmware version, manufacturer
identification, configuration option data, and so on. Alternately, these devices can be used
as convenient interface for board configuration, thereby utilizing the I
2
C-bus/SMBus as an
intra-system communication bus.
Fig 19. PCA9500 used as interface for board configuration
I
2
C-bus
I
2
C-bus
I
2
C-bus
I
2
C-bus
ASIC
GPIO
CONTROL
EEPROM
monitoring
and
control
configuration control
PCA9500
INPUTS
ALARM
LEDs
I
2
C-bus
card ID, subroutines, configuration data, or revision history
up to
8 cards
BACKPLANE
I
2
C-bus
CPU
OR
μC
002aae586
PCA9500 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 4.1 — 5 May 2017 15 of 29
NXP Semiconductors
PCA9500
8-bit I
2
C-bus and SMBus I/O port with 2-kbit EEPROM
10. Limiting values
GPIO device address configured as 0100 100x for this example.
EEPROM device address configured as 1010 100x for this example.
IO0, IO2, IO3 configured as outputs.
IO1, IO4, IO5 configured as inputs.
IO6, IO7 are not used and must be configured as outputs.
Fig 20. Typical application
PCA9500
IO0
IO1
SCL
SDA
V
DD
MASTER
CONTROLLER
SCL
SDA
10 kΩ
IO2
V
DD
A2
A1
A0
V
DD
V
SS
10 kΩ
(optional)
SUB-SYSTEM 1
(e.g., temp sensor)
IO3
INT
SUB-SYSTEM 2
(e.g., counter)
RESET
controlled
switch
(e.g., CBT device)
V
DD
A
B
enable
SUB-SYSTEM 3
(e.g., alarm system)
ALARM
IO4
IO5
V
SS
IO6
IO7
2 kΩ
10 kΩ
002aae599
Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter Conditions Min Max Unit
V
DD
supply voltage 0.5 +4.0 V
V
I
input voltage V
SS
0.5 5.5 V
I
I
input current 20 +20 mA
I
O
output current 25 +25 mA
I
DD
supply current 100 +100 mA
I
SS
ground supply current 100 +100 mA
P
tot
total power dissipation - 400 mW
P/out power dissipation per output - 100 mW
T
stg
storage temperature 65 +150 C
T
amb
ambient temperature operating 40 +85 C

PCA9500PW,112

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Interface - I/O Expanders I/O EXPANDER W/2K EE
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union