155/622 Mb/s Clock and Data Recovery IC
with Integrated Limiting Amplifier
Data Sheet
ADN2807
Rev. B Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©20042016 Analog Devices, Inc. All rights reserved.
Technical Support www.analog.com
FEATURES
Meets SONET requirements for jitter transfer/
generation/tolerance
Quantizer sensitivity: 4 mV typical
Adjustable slice level: ±100 mV
Patented clock recovery architecture
Loss-of-signal detect range: 3 mV to 15 mV
Single-reference clock frequency for all rates, including
15/14 (7%) wrapper rate
Choice of 19.44 MHz, 38.88 MHz, 77.76 MHz, or
155.52 MHz REFCLK
REFCLK inputs: LVPECL/LVDS/LVCMOS/LVTTL compatible
(LVPECL/LVDS only at 155.52 MHz)
Optional 19.44 MHz on-chip oscillator to be used with
external crystal
Loss-of-lock indicator
Loopback mode for high speed test data
Output squelch and bypass features
Single-supply operation: 3.3 V
Low power: 540 mW typical
7 mm × 7 mm, 48-lead LFCSP
APPLICATIONS
SONET OC-3/-12, SDH STM-1/-4 and, 15/14 FEC rates
WDM transponders
Regenerators/repeaters
Test equipment
Passive optical networks
GENERAL DESCRIPTION
The ADN2807 provides the receiver functions of quantization,
signal level detect, and clock and data recovery at rates of OC-3,
OC-12, and 15/14 FEC. All SONET jitter requirements are met,
including jitter transfer, jitter generation, and jitter tolerance.
All specifications are quoted for 40°C to +85°C ambient
temperature, unless otherwise noted.
The device is intended for WDM system applications and can
be used with either an external reference clock or an on-chip
oscillator with external crystal. Both native rates and 15/14 rate
digital wrappers are supported by the ADN2807, without any
change of reference clock.
This device, together with a PIN diode and a TIA preamplifier,
can implement a highly integrated, low cost, low power, fiber
optic receiver.
The receiver front end signal detect circuit indicates when the
input signal level has fallen below a user adjustable threshold.
The signal detect circuit has hysteresis to prevent chatter at the
output.
The ADN2807 is available in a compact 7 mm × 7 mm 48-lead
chip-scale package (LFCSP).
FUNCTIONAL BLOCK DIAGRAM
LEVEL
DETECT
DATA
RETIMING
DIVIDER
1/2/4/16
FRACTIONAL
DIVIDER
FREQUENCY
LOCK
DETECTOR
LOOP
FILTER
PHAS
E
SHIFTER
PHASE
DET.
VC
O
XTAL
OSC
LOOP
FILTER
QU
ANTIZER
/n
ADN2807
SLICEP/N
VCC VEE
CF1 CF2
LOL
REFSEL[0..1]
REFCLKP/N
XO1
XO2
REFSEL
SEL[0..2]CLKOUTP/ND
ATAOUTP/NSDOUT
THRADJ
VREF
NIN
PI
N
2
2
22
2
3
03877-0-001
Figure 1.
ADN2807* PRODUCT PAGE QUICK LINKS
Last Content Update: 02/23/2017
COMPARABLE PARTS
View a parametric search of comparable parts.
EVALUATION KITS
ADN2807 Evaluation Board
DOCUMENTATION
Application Notes
AN-851: A WiMax Double Downconversion IF Sampling
Receiver Design
Data Sheet
ADN2807: 155/622 Mb/s Clock and Data Recovery IC with
Integrated Limiting Amplifier Data Sheet
REFERENCE MATERIALS
Informational
Optical and High Speed Networking ICs
DESIGN RESOURCES
ADN2807 Material Declaration
PCN-PDN Information
Quality And Reliability
Symbols and Footprints
DISCUSSIONS
View all ADN2807 EngineerZone Discussions.
SAMPLE AND BUY
Visit the product page to see pricing options.
TECHNICAL SUPPORT
Submit a technical question or find your regional support
number.
DOCUMENT FEEDBACK
Submit feedback for this data sheet.
This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not
trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.
ADN2807 Data Sheet
Rev. B | Page 2 of 21
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
General Description ......................................................................... 1
Functional Block Diagram .............................................................. 1
Table of Contents .............................................................................. 2
Revision History ............................................................................... 2
Specifications ..................................................................................... 3
Absolute Maximum Ratings ............................................................ 5
Thermal Characteristics .............................................................. 5
ESD Caution .................................................................................. 5
Pin Configuration and Function Descriptions ............................. 6
Definition of Terms .......................................................................... 9
Maximum, Minimum, and Typical Specifications................... 9
Input Sensitivity and Input Overdrive ....................................... 9
Single-Ended vs. Differential ...................................................... 9
LOS Response Time ................................................................... 10
Jitter Specifications ..................................................................... 10
Theory of Operation ...................................................................... 11
Functional Description .................................................................. 13
Multirate Clock and Data Recovery ........................................ 13
Limiting Amplifier ..................................................................... 13
Slice Adjust .................................................................................. 13
Loss-of-Signal (LOS) Detector ................................................. 13
Reference Clock .......................................................................... 13
Lock Detector Operation .......................................................... 14
Squelch Mode ............................................................................. 15
Test ModesBypass and Loop-back ....................................... 15
Application Information ................................................................ 16
PCB Design Guidelines ............................................................. 16
Choosing AC Coupling Capacitors ......................................... 18
DC-Coupled Application .......................................................... 18
LOL Toggling during Loss of Input Data ................................ 18
Outline Dimensions ....................................................................... 20
Ordering Guide .......................................................................... 20
REVISION HISTORY
5/16Rev. A to Rev. B
Changes to Figure 2 and Table 3 ..................................................... 6
Changes to Figure 20 ...................................................................... 17
Updated Outline Dimensions ....................................................... 19
Changes to Ordering Guide .......................................................... 19
5/04Rev. 0 to Rev. A
Changes to Specifications ................................................................ 3
Change to Table 7 and Table 8 ...................................................... 13
1/04Revision 0: Initial Version

ADN2807ACPZ-RL

Mfr. #:
Manufacturer:
Description:
Timers & Support Products 155/622Mbps CDR w/ PA Low Power I.C
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet