XRD9826
25
Rev. 1.10
T/H
T/H
T/H
From CCD RED
Channel
From CCD
GRN Channel
From CCD BLU
Channel
12-Bit ADC
S1 S2 S3
S4
S5
S6
S7
S8
S9
ADCCLK
CLAMP
S4 and S5 open
at this falling
edge
S6 opens, S7
closes at this
rising edge
S7 opens, S8
closes at this
rising edge
S8 Opens, S4,
S5 and S6
close at this
rising edge
Track
GRN
Track
BLU
Track
RED
Track
RED
Convert
RED
Convert
RED
Convert
GRN
Convert
BLU
CCD
Waveform
S8 Opens, S4,
S5 and S6
close at this
rising edge
S9 closes at rising edge and opens
at falling edge of ADCCLK
S1, S2 and S3 close when
CLAMP is high and open
when CLAMP is low
-
+
PGA
C
EXT
R
C
EXT
G
C
EXT
B
VCDS = PGAG * [V
RT
- (V
RT
- V
PIX
)]
= PGAG * V
PIX
XRD9827
V
RT -
V
RT
V
RT
V
PIX
V
PIX
V
PIX
V
BLK
V
BLK
-
Figure 19. CDS Timing (Triple Channel)
Mode: 110 00001110
XRD9826
26
Rev. 1.10
Mode 2. DC Coupled
Typical CCDs have outputs with black references.
Therefore, DC Coupled is not recommended for CCD
applications.
Offset Control DAC
The offset DAC is controlled by 8 bits. The offset range
is 800 mV ranging from -200 mV to +600 mV (when DB5
is set to 0) and -400 mV to +400 mV (when DB5 is set
to 1). Therefore, the resolution of the 8-Bit offset DAC
is 3.14 mV. However, the XRD9826 has +/- 100 mV
reserved for internal offsets. Therefore, the effective
range for adjusting for CIS offsets or black reference is
600 mV. The offset adjustment is used primarily to
correct for the difference between the black level of the
image sensor and the bottom ladder reference voltage
(VRB) of the ADC. By adjusting the black level to
correspond to VRB, the entire range of the ADC can be
used.
If the offset of the CIS output is greater than 500 mV an
external reference can be applied to VDCEXT. The
external reference can be used to adjust for large
offsets only when the internal mode is configured
through the serial port.
Since the offset DAC adjustment is done before the
gain stage, it is gain-dependent. For example, if the
gain needs to be changed between lines (red to blue,
etc.), the offset is calibrated before the signal passes
through the PGA.
PGA (Programmable Gain Amplifier) DAC
The gain of the input waveform is controlled by a 6-Bit
PGA. The PGA is used along with the offset DAC for
the purpose of using the entire range of the ADC. The
PGA has a linear gain from 1 to 10. Figure 19 is a plot
of the transfer curve for the PGA gain.
PGA GAIN TRANSFER CURVE
GAIN 1 - 10
1
2
3
4
5
6
7
8
9
10
0 102030405060
CODE
GAIN
Figure 20. Transfer Curve for the 6-Bit PGA
After the signal is level shifted to correspond with the
bottom ladder reference voltage, the system can be
calibrated such that a white video pixel can represent
the top ladder reference voltage to the ADC. This allows
for a full scale conversion maximizing the resolution of
the ADC.
Analog to Digital Converter
The ADC is a 16-bit, 10 MSPS analog-to-digital con-
verter for high speed and high accuracy. The ADC uses
a subranging architecture to maintain low power con-
sumption at high conversion rates. The output of the
ADC is on an 8-bit databus. The 8-bit databus supports
8x8 output data. ADCCLK samples the input on its
falling edge. After the input is sampled, the MSB (8
upper bits) is latched to the output drivers. On the rising
edge of the ADCCLK, the LSB (8 lower bits) is latched
to the output drivers. The output needs to be
demultiplexed with external circuitry or a digital ASIC.
There is an 8 clock cycle latency (Config 00, 11) or 6
pixel count latency (Config 01, 10) for the analog-to-
digital converter.
The V
RT
and V
RB
reference voltages for the ADC are
generated internally, unless the external V
RT
is se-
lected. In the external V
RT
mode, the V
RT
voltage is set
through the VREF+ pin. This allows the user to select
the dynamic range of the ADC.
XRD9826
27
Rev. 1.10
Serial Load Control Registers
The serial load registers are controlled by a three wire
serial interface through the bi-directional parallel port to
reduce the pin count of this device. When SYNCH is set
to high, the output bus is tri-stated and the serial
interface is activated. DB7/LD, DB5/SCLK and DB6/
SDATA are the three input signals that control this
process. The DB7/LD signal is set low to initiate the
loading of the internal registers.
There are internal registers that are accessed via an 11-
bit data string. Data is shifted in on the rising edge of
SCLK and loaded to the registers on the rising edge of
LD. The data on pin DB6/SDATA is latched automati-
cally after eleven DB5/SCLKs have been counted. If
eleven clocks are not present on DB5/SCLK before the
DB7/LD signal returns high, no data will be loaded into
the internal registers. If more than 11 clocks are
present on DB5/SCLK, the additional clocks will be
ignored. The data corresponding to the first eleven
DB5/SCLKs will be loaded only.
The first three MSBs choose which internal register will
be selected. The remaining 8 LSBs contain the data
needed for programming the internal register for a
particular configuration.
Power-Up State of the Internal Registers
The control register settings upon initial power-up are
for CIS, DC Coupled configuration (VRT is set to
internal, Input DC Reference=AGND and the input to
the ADC is selected through the RED channel). Gain is
unity and Offset is set to zero. The test modes are
disabled in the power-up state.
DB6/SDATA
DB5/SCLK
SYNCH
S2 S1 S0 D7 D2 D1 D0
DB7/LD
tdl
tdz
tsclkw
tds tdh
Figure 21. Write Timing

XRD9826ACD-F

Mfr. #:
Manufacturer:
MaxLinear
Description:
Analog to Digital Converters - ADC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet