Integrated
Circuit
Systems, Inc.
1222F—3/13/07
ICSSSTUB32872A
Advance Information
Recommended Application:
DDR2 Memory Modules
Provides complete DDR DIMM solution with
ICS98ULPA877A, ICS97ULP877, or IDTCSPUA877A
Optimized for DDR2 400/533/667 JEDEC 4 Rank
VLP DIMMS
Product Features:
28-bit 1:1 registered buffer with parity check
functionality
Supports SSTL_18 JEDEC specification on data
inputs and outputs
Supports LVCMOS switching levels on RESET input
50% more dynamic driver strength than standard
SSTU32864
Low voltage operation
V
DD
= 1.7V to 1.9V
Available in 96 BGA package
28-Bit Registered Buffer for DDR2
Functionality Truth Table
Pin Configuration
96 Ball BGA
(Top View)
In puts Outputs
RESET DCS0 DCS1 CK
CK
Dn,
DODTn,
DCKEn
Qn QCS
QODT,
QCKE
H
LL
LL
L
L
H
LL
HH
L
H
H L L L or H L or H X
Q
0
Q
0
Q
0
H
LH
LL
L
L
H
LH
HH
L
H
H L H L or H L or H X
Q
0
Q
0
Q
0
H
HL
LL
H
L
H
HL
HH
H
H
H H L L or H L or H X
Q
0
Q
0
Q
0
L or HL or H X
HHH L
Q
0
HL
HHH H
Q
0
HH
HHH
Q
0
Q
0
Q
0
L
X or
floating
X or
floating
X or
floating
X or
floating
X or
floating
LLL
ADVANCE INFORMATION documents contain information on products in the formative or design phase development. Characteristic data and other specifications are design goals.
ICS reserves the right to change or discontinue these products without notice. Third party brands and names are the property of their respective owners.
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
65
4
3
21
2
1222F—3/13/07
ICSSSTUB32872A
Advance Information
Ball Assignments
28 bit 1:1 Register
A
DCKE0 D0 V
DD
QCKE0 QCKE1
B
D1 GND GND Q0
Q1
C
D2 DODT1 V
DD
V
DD
Q2 Q21
D
DODT0 PTYERR GND GND QODT0
E
D3 D4 V
DD
V
DD
Q3 Q4
F
D5 D6 GND GND Q5 Q6
G
PAR_IN RESET V
DD
V
DD
NC NC
H
CK DCS0 GND GND QCS0 QCS1
J
CK DCS1 V
DD
V
DD
NC NC
K
D7 D8 GND GND Q7 Q8
L
D9 D10 V
DD
V
DD
Q9 Q10
M
D11 D12 GND GND Q11 Q12
N
D13 D14 V
DD
V
DD
Q13 Q14
P
D15 D16 GND GND Q15 Q16
R
D17 D18 V
DD
V
DD
Q17 Q18
T
D19 D20 V
DD
Q19 Q20
123456
DCKE1
V
REF
D21
QODT1
3
1222F—3/13/07
ICSSSTUB32872A
Advance Information
General Description
This 28-bit 1:1 registered buffer with parity is designed for 1.7V to 1.9V V
DD
operation.
All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control inputs are
LVCMOS. All outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load.
The ICSSSTUB32872A operates from a differential clock (CK and CK). Data are registered at the crossing of CK
going high, and CK going low.
The device supports low-power standby operation. When the reset input (RESET) is low, the differential
input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are
allowed. In addition, when RESET is low all registers are reset, and all outputs except PTYERR are forced
low. The LVCMOS RESET input must always be held at a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held
in the low state during power up.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CK
and CK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative to the time to disable the
differential input receivers. However, when coming out of reset, the register will become active quickly,
relative to the time to enable the differential input receivers. As long as the data inputs are low, and the
clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully
enabled, the design of the ICSSSTUB32872A must ensure that the outputs will remain low, thus ensuring no
glitches on the output.
The device monitors both DCS0 and DCS1 inputs and will gate the Qn outputs from changing states when
both DCS0 and DCS1 are high. If either DCS0 or DCS1 input is low, the Qn outputs will function
normally. The RESET input has priority over the DCS0 and DCS1 control and will force the Qn outputs
low and the PTYERR output high.
The ICSSSTU32872A includes a parity checking function. The ICSSSTUB32872A accepts a parity bit from the
memory controller at its input pin PARIN, compares it with the data received on the D-inputs and indicates
whether a parity error has occurred on its open-drain PTYERR pin (active LOW).
Package options include 96-ball Thin Profile Fine Pitch BGA (TFBGA, MO-TBD).
Inputs Output
RESET DCS0 DCS1 CK CK
of inputs = H
(D0-D21)
PARIN* PTYERR**
H
LH
Even L H
H
LH
Odd L L
HLH
Even H L
H
LH
Odd H H
H
HL
Even L H
HHL
Odd L L
H
HL
Even H L
H
HL
Odd H H
H
HH
XX
PTYERR
0
PTYERR
0
H X X L or H L or H X X
L
X or
floating
X or
floating
X or
floating
X or
floating
X or floating
X or
floating
H
* PARIN arrives one clock cycle after the data to which it applies.
** This transition assumes PTYERR is high at the crossing of CK going high and CK going low. If PTYERR
is
low, it stays latched low for two clock cycles or until RESET is driven low
.

SSTUB32872AHLF

Mfr. #:
Manufacturer:
Description:
Buffers & Line Drivers 1.8V LOW POWER WIDE RANGE
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet