83026I-01 Data Sheet
©2015 Integrated Device Technology, Inc December 15, 20157
PARAMETER MEASUREMENT INFORMATION
3.3VCORE/1.8V OUTPUT LOAD AC TEST CIRCUIT
3.3VCORE/2.5V OUTPUT LOAD AC TEST CIRCUIT
3.3VCORE/3.3V OUTPUT LOAD AC TEST CIRCUIT
DIFFERENTIAL INPUT LEVEL
OUTPUT SKEW PART-TO-PART SKEW
83026I-01 Data Sheet
©2015 Integrated Device Technology, Inc December 15, 20158
PROPAGATION DELAY
OUTPUT RISE/FALL TIME
OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD
83026I-01 Data Sheet
©2015 Integrated Device Technology, Inc December 15, 20159
APPLICATION INFORMATION
Figure 1 shows how the differential input can be wired to accept
single ended levels. The reference voltage V_REF = V
DD
/2 is
generated by the bias resistors R1, R2 and C1. This bias circuit
should be located as close as possible to the input pin. The ratio
FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT
WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS
of R1 and R2 might need to be adjusted to position the V_REF
in the center of the input voltage swing. For example, if the input
clock swing is only 2.5V and V
DD
= 3.3V, V_REF should be 1.25V
and R2/R1 = 0.609.
OUTPUTS:
LVCMOS OUTPUTS
All unused LVCMOS output can be left fl oating. We recommend
that there is no trace attached.
RECOMMENDATIONS FOR UNUSED OUTPUT PINS

83026BMI-01LFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 1-to-2 Differential to LVCMOS Fanout Buf
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet