6-OUTPUT 1.8V PCIE GEN1-2-3 ZDB/FOB 4 REVISION H 07/27/16
9DBV0631 DATASHEET
Pin Descriptions
PIN # PIN NAME PIN TYPE DESCRIPTION
1 vSADR_tri
LATCHED
IN
Tri-level latch to select SMBus Address. See SMBus Address Selection Table.
2 ^vHIBW_BYPM_LOBW#
LATCHED
IN
Trilevel input to select High BW, Bypass or Low BW mode.
See PLL Operating Mode Table for Details.
3 FB_DNC DNC
True clock of differential feedback. The feedback output and feedback input are connected
internally on this pin. Do not connect anything to this pin.
4 FB_DNC# DNC
Complement clock of differential feedback. The feedback output and feedback input are
connected internally on this pin. Do not connect anything to this pin.
5 VDDR1.8 PWR
1.8V power for differential input clock (receiver). This VDD should be treated as an Analog
power rail and filtered appropriately.
6 CLK_IN IN True Input for differential reference clock.
7 CLK_IN# IN Complementary Input for differential reference clock.
8 GNDDIG GND Ground pin for digital circuitry
9 SCLK_3.3 IN Clock pin of SMBus circuitry, 3.3V tolerant.
10 SDATA_3.3 I/O Data pin for SMBus circuitry, 3.3V tolerant.
11 VDDDIG1.8 PWR 1.8V digital power (dirty power)
12 VDDIO PWR Power supply for differential outputs
13 vOE0# IN
Active low input for enabling DIF pair 0. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
14 DIF0 OUT Differential true clock output
15 DIF0# OUT Differential Complementary clock output
16 VDD1.8 PWR Power supply, nominal 1.8V
17 VDDIO PWR Power supply for differential outputs
18 DIF1 OUT Differential true clock output
19 DIF1# OUT Differential Complementary clock output
20 NC N/A No Connection.
21 vOE1# IN
Active low input for enabling DIF pair 1. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
22 DIF2 OUT Differential true clock output
23 DIF2# OUT Differential Complementary clock output
24 vOE2# IN
Active low input for enabling DIF pair 2. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
25 VDDA1.8 PWR 1.8V power for the PLL core.
26 VDDIO PWR Power supply for differential outputs
27 DIF3 OUT Differential true clock output
28 DIF3# OUT Differential Complementary clock output
29 vOE3# IN
Active low input for enabling DIF pair 3. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
30 NC N/A No Connection.
31 VDD1.8 PWR Power supply, nominal 1.8V
32 VDDIO PWR Power supply for differential outputs
33 DIF4 OUT Differential true clock output
34 DIF4# OUT Differential Complementary clock output
35 vOE4# IN
Active low input for enabling DIF pair 4. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
36 DIF5 OUT Differential true clock output
37 DIF5# OUT Differential Complementary clock output
38 vOE5# IN
Active low input for enabling DIF pair 5. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
39 VDDIO PWR Power supply for differential outputs
40 ^CKPWRGD_PD# IN
Input notifies device to sample latched inputs and start up on first high assertion. Low enters
Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal
pull-up resistor.
41 ePAD GND Connect paddle to ground.
REVISION H 07/27/16 5 6-OUTPUT 1.8V PCIE GEN1-2-3 ZDB/FOB
9DBV0631 DATASHEET
Test Loads
Driving LVDS
Alternate Differential Output Terminations
Rs Zo Units
33 100
27 85
Ohms
Rs
Rs
Low-Power Differential Output Test Load
2pF 2pF
5 inches
Zo=100W
LVDS CLK
Input
L4
R8b
R7b
R8a
R7a
3.3 Volts
Cc
Cc
Rs
Rs
Driving LVDS
Driving LVDS inputs
Receiver has
termination
Receiver does not
have termination
R7a, R7b 10K ohm 140 ohm
R8a, R8b 5.6K ohm 75 ohm
Cc 0.1 uF 0.1 uF
Vcm 1.2 volts 1.2 volts
Component
Value
Note
6-OUTPUT 1.8V PCIE GEN1-2-3 ZDB/FOB 6 REVISION H 07/27/16
9DBV0631 DATASHEET
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the 9DBV0631. These ratings, which are standard
values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other
conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum
rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the
recommended operating temperature range.
Electrical Characteristics–Clock Input Parameters
PARAMETER SYMBOL CONDITIONS
MIN TYP MAX
UNITS NOTES
Supply Voltage VDDx -0.5 2.5 V 1,2
Input Voltage V
IN
-0.5 V
DD
+0.5 V 1,3
Input High Voltage, SMBus V
IHSMB
SMBus clock and data pins 3.6 V 1
Storage Temperature Ts -65 150 °C 1
Junction Temperature Tj 125 °C 1
Input ESD protection
ESD prot Human Body Model 2000 V 1
1
Guaranteed by design and characterization, not 100% tested in production.
2
Operation under these conditions is neither implied nor guaranteed.
3
Not to exceed 2.5V.
TA = T
AMB
; Supply Voltage per VDD, VDDIO of normal operation conditions, See Test Loads for Loading Conditions
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS NOTES
Input High Voltage - DIF_IN V
IHDI F
Differential inputs
(single-ended measurement)
300 750 1150 mV 1
Input Low Voltage - DIF_IN V
ILDIF
Differential inputs
(single-ended measurement)
V
SS
- 300 0 300 mV 1
Input Common Mode
Voltage - DIF_IN
V
COM
Common Mode Input Voltage 200 725 mV 1
Input Amplitude - DIF_IN V
SWING
Peak to Peak value (V
IHDI
F
- V
ILDI
F
) 300 1450 mV 1
Input Slew Rate - DIF_IN dv/dt Measured differentially 0.35 8 V/ns 1,2
Input Leakage Current I
IN
V
IN
= V
DD ,
V
IN
=
GND -5 5 uA
Input Duty Cycle d
tin
Measurement from differential wavefrom 45 55 % 1
Input Jitter - Cycle to Cycle J
DIFI n
Differential Measurement 0 150 ps 1
1
Guaranteed by design and characterization, not 100% tested in production.
2
Slew rate measured through +/-75mV window centered around differential zero

9DBV0631BKLF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 6-output 1.8 V PCIe Gen1-2-3 Zero-Delay
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet