XRD9827
28
Rev. 3.00
(CLAMP Enabled)
BLU
GRN
RED
ADCCLK
CLAMP
DATA
PIXEL-BY-PIXEL 3 CHANNEL CCD -- AC Coupled
tdv
RED (N-6)
MSB
N+1 Pixel
CONVERT
RED (N)
CONVERT
GRN (N)
CONVERT
BLU (N)
TRACK
RED (N)
TRACK
GRN (N)
TRACK
RED (N+1)
TRACK
BLU (N)
CONVERT
RED (N+1)
tdv
tdv tdvtdv
RED (N-6)
LSB
GRN (N-6)
MSB
GRN (N-6)
LSB
BLU (N-6)
MSB
BLU (N-6)
LSB
CLAMP
tsa
SYNCH
tsypw
tclp=10ns
tap
tclp=10ns
N+1 Pixel
N+1 Pixel
N Pixel
N Pixel
N Pixel
Simultaneous
Sample
trars
ADCCLK Events
3rd Simultaneous RED/GRN/BLU Sample Every 3rd CLK.
Convert RED, S/H GRN, S/H BLU.
All MSB Data Out
LSB Data Out
HI ADC Track PGA Output
LO ADC Hold/Convert
CLAMP Events
HI Internal Clamp Enabled
LO Internal RED/GRN/BLU Tracking Enabled
SYNCH Events
HI Reset Internal Mux to Red, Output Bus is Tri-stated
LO Increment Mux Color on Falling Edge of ADCCLK
Table 5.
Figure 18. Timing Diagram for Figure 17
XRD9827
29
Rev. 3.00
T/H
T/H
T/H
From CCD RED
Channel
From CCD
GRN Channel
From CCD BLU
Channel
12-Bit ADC
S1 S2 S3
S4
S5
S6
S7
S8
S9
ADCCLK
CLAMP
S4 and S5 open
at this falling
edge
S6 opens, S7
closes at this
rising edge
S7 opens, S8
closes at this
rising edge
S8 Opens, S4,
S5 and S6
close at this
rising edge
Track
GRN
Track
BLU
Track
RED
Track
RED
Convert
RED
Convert
RED
Convert
GRN
Convert
BLU
CCD
Waveform
S8 Opens, S4,
S5 and S6
close at this
rising edge
S9 closes at rising edge and opens
at falling edge of ADCCLK
S1, S2 and S3 close when
CLAMP is high and open
when CLAMP is low
-
+
PGA
C
EXT
R
C
EXT
G
C
EXT
B
VCDS = PGAG * [V
RT
- (V
RT
- V
PIX
)]
= PGAG * V
PIX
XRD9827
V
RT -
V
RT
V
RT
V
PIX
V
PIX
V
PIX
V
BLK
V
BLK
-
Figure 19. CDS Timing (Triple Channel)
Mode: 110 00001110
XRD9827
30
Rev. 3.00
Mode 2. DC Coupled
Typical CCDs have outputs with black references.
Therefore, DC Coupled is not recommended for CCD
applications.
Offset Control DAC
The offset DAC is controlled by 8 bits. The offset range
is 800 mV ranging from -200 mV to +600 mV (when DB5
is set to 0) and -400 mV to +400 mV (when DB5 is set
to 1). Therefore, the resolution of the 8-Bit offset DAC
is 3.14 mV. However, the XRD9827 has +/- 100 mV
reserved for internal offsets. Therefore, the effective
range for adjusting for CIS offsets or black reference is
600 mV. The offset adjustment is used primarily to
correct for the difference between the black level of the
image sensor and the bottom ladder reference voltage
(VRB) of the ADC. By adjusting the black level to
correspond to VRB, the entire range of the ADC can be
used.
If the offset of the CIS output is greater than 500 mV an
external reference can be applied to VDCEXT. The
external reference can be used to adjust for large
offsets only when the internal mode is configured
through the serial port.
Since the offset DAC adjustment is done before the
gain stage, it is gain-dependent. For example, if the
gain needs to be changed between lines (red to blue,
etc.), the offset is calibrated before the signal passes
through the PGA.
PGA (Programmable Gain Amplifier) DAC
The gain of the input waveform is controlled by a 6-Bit
PGA. The PGA is used along with the offset DAC for
the purpose of using the entire range of the ADC. The
PGA has a linear gain from 1 to 10. Figure 20 is a plot
of the transfer curve for the PGA gain.
PGA GAIN TRANSFER CURVE
GAIN 1 - 10
1
2
3
4
5
6
7
8
9
10
0 10 20 30 40 50 60
CODE
GAIN
Figure 20. Transfer Curve for the 6-Bit PGA
After the signal is level shifted to correspond with the
bottom ladder reference voltage, the system can be
calibrated such that a white video pixel can represent
the top ladder reference voltage to the ADC. This allows
for a full scale conversion maximizing the resolution of
the ADC.
Analog to Digital Converter
The ADC is a 12-Bit, 10 MSPS analog-to-digital con-
verter for high speed and high accuracy. The ADC uses
a subranging architecture to maintain low power con-
sumption at high conversion rates. The output of the
ADC is on 8-bit databus. The 8-bit databus supports
6x6 or 8x4 output data. ADCCLK samples the input on
its falling edge. After the input is sampled, the MSB is
latched to the output drivers. On the rising edge of the
ADCCLK, the LSB is latched to the output drivers. The
output needs to be demultiplexed with external circuitry
or a digital ASIC. There is an 8 clock cycle latency
(Config 00, 11) or 6 pixel count latency (Config 01, 10)
for the analog-to-digital converter.
The V
RT
and V
RB
reference voltages for the ADC are
generated internally, unless the external V
RT
is se-
lected. In the external V
RT
mode, the V
RT
voltage is set
through the VREF+ pin. This allows the user to select
the dynamic range of the ADC.

XRD9827ACU

Mfr. #:
Manufacturer:
MaxLinear
Description:
IC AFE 3 CHAN 12BIT 20SSOP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet