1. General description
The 74LVT374 is a high-performance product designed for V
CC
operation at 3.3 V.
This device is an 8-bit, edge triggered register coupled to eight 3-state output buffers. The
two sections of the device are controlled independently by the clock (pin CP) and output
enable (pin OE
) control gates. The state of each Dn input (one setup time before the
LOW-to-HIGH clock transition) is transferred to the corresponding flip-flops Qn output.
The 3-state output buffers are designed to drive heavily loaded 3-state buses, MOS
memories, or MOS microprocessors.
The active LOW output enable (pin OE
) controls all eight 3-state buffers independent of
the clock operation.
When pin OE
is LOW, the stored data appears at the outputs. When pin OE is HIGH, the
outputs are in the high-impedance OFF-state, which means they will neither drive nor load
the bus.
2. Features and benefits
Inputs and outputs arranged for easy interfacing to microprocessors
3-state outputs for bus interfacing
Common output enable control
TTL input and output switching levels
Input and output interface capability to systems at 5 V supply
Bus hold data inputs eliminate need for external pull-up resistors to hold unused inputs
Live insertion and extraction permitted
No bus current loading when output is tied to 5 V bus
Power-up reset
Power-up 3-state
Latch-up protection
JESD78 class II exceeds 500 mA
ESD protection:
HBM JESD22-A114E exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Specified from 40 C to +85 C
74LVT374
3.3 V octal D-type flip-flop; 3-state
Rev. 4 — 22 November 2011 Product data sheet
74LVT374 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved.
Product data sheet Rev. 4 — 22 November 2011 2 of 16
NXP Semiconductors
74LVT374
3.3 V octal D-type flip-flop; 3-state
3. Ordering information
4. Functional diagram
Table 1. Ordering information
Type number Package
Temperature range Name Description Version
74LVT374D 40 C to +85 C SO20 plastic small outline package; 20 leads;
body width 7.5 mm
SOT163-1
74LVT374DB 40 C to +85 C SSOP20 plastic shrink small outline package; 20 leads;
body width 5.3 mm
SOT339-1
74LVT374PW 40 C to +85 C TSSOP20 plastic thin shrink small outline package; 20 leads;
body width 4.4 mm
SOT360-1
Fig 1. Logic symbol Fig 2. IEC logic symbol
Fig 3. Logic diagram
mna891
D0
D1
D2
D3
D4
D5
D6
D7
OE
CP
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
11
1
19
16
15
12
9
6
5
2
18
17
14
13
8
7
4
3
mna196
19
16
15
12
9
6
5
11
C1
1
EN
1D
2
18
17
14
13
8
7
4
3
001aae467
D
CP Q
D0
CP
OE
Q0
D
CP Q
D1
Q1
D
CP Q
D2
Q2
D
CP Q
D3
Q3
D
CP Q
D4
Q4
D
CP Q
D5
Q5
D
CP Q
D6
Q6
D
CP Q
D7
Q7
74LVT374 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved.
Product data sheet Rev. 4 — 22 November 2011 3 of 16
NXP Semiconductors
74LVT374
3.3 V octal D-type flip-flop; 3-state
5. Pinning information
5.1 Pinning
5.2 Pin description
Fig 4. Pin configuration for SO20, and (T)SSOP20)
74LVT374
OE V
CC
Q0 Q7
D0 D7
D1 D6
Q1 Q6
Q2 Q5
D2 D5
D3 D4
Q3 Q4
GND CP
aaa-000304
1
2
3
4
5
6
7
8
9
10
12
11
14
13
16
15
18
17
20
19
Table 2. Pin description
Symbol Pin Description
OE
1 output enable input (active LOW)
D0 to D7 3, 4, 7, 8, 13, 14, 17, 18 data input
GND 10 ground (0 V)
CP 11 clock pulse input (active rising edge)
Q0 to Q7 2, 5, 6, 9, 12, 15, 16, 19 data output
V
CC
20 supply voltage

74LVT374PW,112

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Flip Flops 3.3V OCT D-TYPE 3-S
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union