CY23FP12
200 MHz Field Programmable
Zero Delay Buffer
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document Number: 38-07246 Rev. *K Revised March 17, 2017
200 MHz Field Programmable Zero Delay Buffer
Features
Fully field-programmable
Input and output dividers
Inverting/non-inverting outputs
Phase-locked loop (PLL) or fanout buffer configuration
10 MHz to 200 MHz operating range
Split 2.5 V or 3.3 V outputs
Two LVCMOS reference inputs
Twelve low skew outputs
35 ps typical output-to-output skew (same frequency)
110 ps typical cycle-cycle jitter (same frequency)
Three-stateable outputs
Less than 50 A shutdown current
Spread aware
28-pin SSOP
3.3 V operation
Industrial temperature available
Functional Description
The CY23FP12 is a high performance fully field-programmable
200 MHz zero delay buffer designed for high speed clock
distribution. The integrated PLL is designed for low jitter and
optimized for noise rejection. These parameters are critical for
reference clock distribution in systems using high performance
ASICs and microprocessors.
The CY23FP12 is fully programmable through volume or
prototype programmers, enabling the user to define an
application-specific Zero Delay Buffer with customized input and
output dividers, feedback topology (internal/external), output
inversions, and output drive strengths. For additional flexibility,
the user can mix and match multiple functions listed in Table 2,
and assign a particular function set to any one of the four
possible S1-S2 control bit combinations. This feature enables
the implementation of four distinct personalities, selectable with
S1-S2 bits, on a single programmed silicon. The CY23FP12 also
features a proprietary auto power down circuit that shuts down
the device in case of a REF failure, resulting in less than 50 A
of current draw.
The CY23FP12 provides 12 outputs grouped in two banks with
separate power supply pins which can be connected
independently to either a 2.5 V or a 3.3 V rail.
Selectable reference input is a fault tolerance feature which
enables glitch-free switch over to a secondary clock source when
REFSEL is asserted/de-asserted.
For a complete list of related documentation, click here.
FBK
M
N
100 to
400MHz
PLL
CLKA1
CLKA3
CLKA2
REF2
REFSEL
CLKA4
CLKA5
CLKB1
CLKB3
CLKB2
CLKB4
CLKB5
VDDA
VSSA
VDDB
V
SS
B
2
3
4
X
CLKA0
VDDC
VSSC
1
Lock Detect
Test Logic
REF1
CLKB0
S
[
2:1
]
Function
Selection
Logic Block Diagram
CY23FP12
Document Number: 38-07246 Rev. *K Page 2 of 19
Contents
Pin Configuration ............................................................. 3
Pin Description ................................................................. 4
Basic PLL Block Diagram ................................................ 5
Programmable Functions ................................................ 6
Field Programming the CY23FP12 ............................. 8
CyberClocks Software ..............................................8
CY3672-USB Development Kit ...................................8
CY23FP12 Frequency Calculation .................................. 8
Absolute Maximum Conditions .......................................9
Operating Conditions .......................................................9
DC Electrical Specifications .......................................... 10
Thermal Resistance ........................................................ 10
Switching Characteristics .............................................. 11
Switching Waveforms .................................................... 13
Test Circuits .................................................................... 14
Ordering Information ...................................................... 15
Ordering Code Definitions ......................................... 15
Package Drawing and Dimensions ............................... 16
Acronyms ........................................................................ 17
Document Conventions ................................................. 17
Units of Measure ....................................................... 17
Document History Page ................................................. 18
Sales, Solutions, and Legal Information ...................... 19
Worldwide Sales and Design Support ....................... 19
Products .................................................................... 19
PSoC® Solutions ...................................................... 19
Cypress Developer Community ................................. 19
Technical Support ..................................................... 19
CY23FP12
Document Number: 38-07246 Rev. *K Page 3 of 19
Pin Configuration
Figure 1. 28-pin SSOP pinout
21
28
REFSEL
FBK
CLKA0
CLKA1
V
SSA
CLKA2
CLKA3
V
DDA
1
2
3
4
5
6
7
8
22
23
24
25
26
27
REF2
REF1
CLKB0
CLKB1
V
SSB
CLKB2
CLKB3
V
DDB
Top View
17
V
DDA
20
V
SSA
19
CLKA4
18
CLKA5
16
V
SSC
15
S1
9
V
SSB
12
V
DDB
13
V
DDC
10
CLKB4
11
CLKB5
14
S2

CY23FP12OXC-003

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
Phase Locked Loops - PLL 200MHz Field Program Zero Delay Buffer
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union