CY62167EV30 MoBL
®
16-Mbit (1 M × 16 / 2 M × 8) Static RAM
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document Number: 38-05446 Rev. *N Revised November 19, 2014
16-Mbit (1 M × 16 / 2 M × 8) Static RAM
Features
TSOP I package configurable as 1 M × 16 or 2 M × 8 SRAM
Very high speed: 45 ns
Temperature ranges
Industrial: –40 °C to +85 °C
Automotive-A: –40 °C to +85 °C
Wide voltage range: 2.20 V to 3.60 V
Ultra-low standby power
Typical standby current: 1.5 A
Maximum standby current: 12 A
Ultra-low active power
Typical active current: 2.2 mA at f = 1 MHz
Easy memory expansion with CE
1
, CE
2
, and OE Features
Automatic power-down when deselected
CMOS for optimum speed and power
Offered in Pb-free 48-ball VFBGA and 48-pin TSOP I packages
Functional Description
The CY62167EV30 is a high performance CMOS static RAM
organized as 1M words by 16 bits or 2M words by 8 bits. This
device features an advanced circuit design that provides an ultra
low active current. Ultra low active current is ideal for providing
More Battery Life (MoBL
®
) in portable applications such as
cellular telephones. The device also has an automatic power
down feature that reduces power consumption by 99 percent
when addresses are not toggling. Place the device into standby
mode when deselected (CE
1
HIGH or CE
2
LOW or both BHE and
BLE
are HIGH). The input and output pins (I/O
0
through I/O
15
)
are placed in a high impedance state when: the device is
deselected (CE
1
HIGH or CE
2
LOW), outputs are disabled (OE
HIGH), both Byte High Enable and Byte Low Enable are disabled
(BHE
, BLE HIGH), or a write operation is in progress (CE
1
LOW,
CE
2
HIGH and WE LOW).
To write to the device, take Chip Enables (CE
1
LOW and CE
2
HIGH) and Write Enable (WE) input LOW. If Byte Low Enable
(BLE
) is LOW, then data from I/O pins (I/O
0
through I/O
7
) is
written into the location specified on the address pins (A
0
through
A
19
). If Byte High Enable (BHE) is LOW, then data from the I/O
pins (I/O
8
through I/O
15
) is written into the location specified on
the address pins (A
0
through A
19
).
To read from the device, take Chip Enables (CE
1
LOW and CE
2
HIGH) and Output Enable (OE) LOW while forcing the Write
Enable (WE
) HIGH. If Byte Low Enable (BLE) is LOW, then data
from the memory location specified by the address pins appears
on I/O
0
to I/O
7
. If Byte High Enable (BHE) is LOW, then data from
memory appears on I/O
8
to I/O
15
. See Truth Table on page 12
for a complete description of read and write modes.
For a complete list of related documentation, click here.
1M × 16 / 2M x 8
RAM Array
I/O
0
–I/O
7
ROW DECODER
A
8
A
7
A
6
A
5
A
2
COLUMN DECODER
A
11
A
12
A
13
A
14
A
15
SENSE AMPS
DATA IN DRIVERS
OE
A
4
A
3
I/O
8
–I/O
15
WE
BLE
BHE
A
16
A
0
A
1
A
17
A
9
A
18
A
10
CE
2
CE
1
A
19
BYTE
Power Down
Circuit
BHE
BLE
CE
2
CE
1
Logic Block Diagram
CY62167EV30 MoBL
®
Document Number: 38-05446 Rev. *N Page 2 of 19
Contents
Pin Configuration .............................................................3
Product Portfolio ..............................................................3
Maximum Ratings .............................................................4
Operating Range ...............................................................4
Electrical Characteristics .................................................4
Capacitance ......................................................................5
Thermal Resistance ..........................................................5
AC Test Loads and Waveforms .......................................5
Data Retention Characteristics .......................................6
Data Retention Waveform ................................................6
Switching Characteristics ................................................7
Switching Waveforms ......................................................8
Truth Table ......................................................................12
Ordering Information ......................................................13
Ordering Code Definitions .........................................13
Package Diagrams ..........................................................14
Acronyms ........................................................................16
Document Conventions .................................................16
Units of Measure .......................................................16
Document History Page .................................................17
Sales, Solutions, and Legal Information ......................19
Worldwide Sales and Design Support ....................... 19
Products ....................................................................19
PSoC® Solutions ......................................................19
Cypress Developer Community .................................19
Technical Support .....................................................19
CY62167EV30 MoBL
®
Document Number: 38-05446 Rev. *N Page 3 of 19
Pin Configuration
Figure 1. 48-ball VFBGA pinout (Top View)
[1, 2]
Figure 2. 48-pin TSOP I pinout (Top View)
[2, 3]
WE
A
11
A
10
A
6
A
0
CE
1
I/O
10
I/O
8
I/O
9
A
4
A
5
I/O
11
I/O
13
I/O
12
I/O
14
I/O
15
V
SS
A
9
A
8
OE
Vss
A
7
I/O
0
BHE
CE
2
A
17
BLE
V
CC
I/O
2
I/O
1
I/O
3
I/O
4
I/O
5
I/O
6
I/O
7
A
15
A
14
A
13
A
12
A
19
A
18
NC
3
2
6
5
4
1
D
E
B
A
C
F
G
H
A
16
NC
V
CC
A
1
A
2
A
3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
A15
A14
A13
A12
A11
A10
A9
A8
A19
NC
WE
CE
2
NC
BHE
BLE
A18
A17
A7
A6
A5
A4
A3
A2
A1
A16
BYTE
Vss
I/O15/A20
I/O7
I/O14
I/O6
I/O13
I/O5
I/O12
I/O4
Vcc
I/O11
I/O3
I/O10
I/O2
I/O9
I/O1
I/O8
I/O0
OE
Vss
CE
1
A0
Product Portfolio
Product Range
V
CC
Range (V)
Speed
(ns)
Power Dissipation
Operating I
CC
(mA)
Standby I
SB2
(A)
f = 1 MHz f = f
max
Min Typ
[4]
Max Typ
[4]
Max Typ
[4]
Max Typ
[4]
Max
CY62167EV30LL Industrial / Automotive-A 2.2 3.0 3.6 45 2.2 4.0 25 30 1.5 12
Notes
1. Ball H6 for the VFBGA package can be used to upgrade to a 32M density.
2. NC pins are not connected on the die.
3. The BYTE
pin in the 48-pin TSOP I package has to be tied to V
CC
to use the device as a 1 M × 16 SRAM. The 48-pin TSOP I package can also be used as a 2 M × 8
SRAM by tying the BYTE signal to V
SS
. In the 2 M × 8 configuration, Pin 45 is A20, while BHE, BLE and I/O
8
to I/O
14
pins are not used.
4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V
CC
= V
CC(typ)
, T
A
= 25 °C.

CY62167EV30LL-45BVI

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
SRAM 16Mb 3V 45ns 1M x 16 LP SRAM
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union