IDT5V49EE901
EEPROM PROGRAMMABLE CLOCK GENERATOR CLOCK SYNTHESIZER
IDT®
EEPROM PROGRAMMABLE CLOCK GENERATOR 34
IDT5V49EE901 REV S 071015
Package Outline and Package Dimensions (32-pin VFQFPN, 0.50mm pitch)
Package dimensions are kept current with JEDEC Publication No. 95
Ordering Information
“G” after the two-letter package code are the Pb-Free configuration and are RoHS compliant.
While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes
no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No
other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications
such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not
recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT
does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.
Part / Order Number Marking Shipping Packaging Package Temperature
5V49EE901PGGI See page 31 Tubes 28pin TSSOP -40 to +85 C
5V49EE901PGGI8 See page 31 Tape and Reel 28pin TSSOP -40 to +85 C
5V49EE901NLGI See page 31 Trays 32pin VFQFPN -40 to +85 C
5V49EE901NLGI8 See page 31 Tape and Reel 32pin VFQFPN -40 to +85 C
Thermal Base EP – exposed
thermal pad should be
externally connected to GND
IDT5V49EE901
EEPROM PROGRAMMABLE CLOCK GENERATOR CLOCK SYNTHESIZER
IDT®
EEPROM PROGRAMMABLE CLOCK GENERATOR 35
IDT5V49EE901 REV S 071015
Revision History
Rev. Originator Date Description of Change
A R.Willner 4/22/09 Advance Information.
B R.Willner 5/04/09 Identified VDDX (crystal oscillator power) and AVDD (analog power) on device.
C R.Willner 6/04/09 Add default configurations, pull-down resistor values on input pins.
Released Datasheet from Advanced Information.
D R.Willner 06/10/09 Updates: crystal load specs; “Output Duty Cycle” specs; addresses 0x07, 0x02 and 0xBF
in “Programming Registers” table.
E R.Willner 7/21/09 Corrected 32VFQFPN marking to be consistant with manufacturing.
F R.Willner 08/26/09 Updated 32-pin VFQFPN thermal data
G R.Willner 10/05/09 Changed IP3[3:0] to IP3[4:0] ; updated “Programming Registers Table”.
H R.Willner 12/07/09 Updated VDD min/max specs in Recommended Operation Conditions
I R.Willner 12/09/09 Increased max VCO frequency to 1300 MHz.
J R.Willner 02/23/10 Updated Recommended Operation Conditions to include Vddx and AVdd parameters.
K R.Willner 04/22/11 Added Landing Pattern diagram for 32QFN.
L A. Tsui 07/07/11 Updated package dimension drawing
M R. Willner 12/6/11 Correct pin description.
N R. Willner 04/17/12 1. Change description for SDAT and SCLK pins.
2. Add new footnotes to pin descriptions table
3. Added section "Crystal Clock Selection"
4. Added logic diagram and Truth table for "SD/OE Pin Function" section.
5. Corrected register readback values for 0x52~0x54 and 0x7C~0x7F.
6. Update to QFN package drawing - exposed thermal pad callout.
P A. Tsui 06/01/12 1. Updated SD-OE pin description; from (Default is active HIGH) to (Default is active
LOW)
2. Updated “OUTn” column in Truth Table with “High-Z” specs and added footnote 2,
“High-Z regardless of OEM bits”.
3. Updated “SD-OE Pin Function” section to reflect that SP is “0”changed from active
HIGH to active LOW, and SP is “1” changed from active LOW to active HIGH.
Q R.Willner 06/18/12 Added Min/Max spread values to "Spread Spectrum Generation Specifications" table;
fMOD - Max. 120kHz; Down Spread - Min. -0.5%, Max. -4.0%; Center Spread - Min.
±0.25%, Max. ±2.0%
R R.Willner 09/24/12 Change differential outputs from 5pF loads to 2pF loads so that they are consistent with
the industry. Capacitive loads were also added to the test circuit diagrams for HCSL
outputs. Slew Rate (t4) Output Load test conditions were also changed from 15pF to 5pF.
S 07/10/15 A.B. Added the following note under AC Timing Electrical Characteristics table:
“Not guaranteed until customer specific configuration is approved by IDT.
© 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, ICS, and the IDT logo are trademarks of Integrated
Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or
registered trademarks used to identify products or services of their respective owners.
Printed in USA
Corporate Headquarters
Integrated Device Technology, Inc.
www.idt.com
For Sales
800-345-7015
408-284-8200
Fax: 408-284-2775
For Tech Support
www.idt.com/go/clockhelp
Innovate with IDT and accelerate your future networks. Contact:
www.IDT.com
IDT5V49EE901
EEPROM PROGRAMMABLE CLOCK GENERATOR CLOCK SYNTHESIZER

5V49EE901PGGI8

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products EEPROM PROGRAMMABLE PLL
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union