6.42
13
IDT71V67703, IDT71V67903, 256K x 36, 512K x 18, 3.3V Synchronous SRAMS with
3.3V I/O, Flow-Through Outputs, Single Cycle Deselect Commercial and Industrial Temperature Ranges
NOTES:
1. O1 (Ax) represents the first output from the external address Ax. O1 (Ay) represents the first output from the external address Ay; O2 (Ay) represents the next output data in the burst sequence of the base
address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the LBO input.
2. ZZ input is LOW and LBO is Don't Care for this cycle.
3. CS
0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.
Timing Waveform of Flow-Through Read Cycle
(1,2)
t
C
H
Z
t
S
A
t
S
C
t
H
S
G
W
,
B
W
E
,
B
W
x
t
S
W
t
C
L
t
S
A
V
t
H
W
t
H
A
V
C
L
K
A
D
S
P
A
D
S
C
(
1
)
A
D
D
R
E
S
S
t
C
Y
C
t
C
H
t
H
A
t
H
C
t
O
E
t
O
H
Z
O
E
t
C
D
t
O
L
Z
O
1
(
A
x
)
D
A
T
A
O
U
T
t
C
D
C
O
1
(
A
y
)
O
2
(
A
y
)
O
2
(
A
y
)
A
D
V
C
E
,
C
S
1
(
N
o
t
e
3
)
F
l
o
w
-
t
h
r
o
u
g
h
R
e
a
d
B
u
r
s
t
F
l
o
w
-
t
h
r
o
u
g
h
R
e
a
d
O
u
t
p
u
t
D
i
s
a
b
l
e
d
A
x
A
y
t
S
S
O
1
(
A
y
)
O
4
(
A
y
)
O
3
(
A
y
)
(
B
u
r
s
t
w
r
a
p
s
a
r
o
u
n
d
t
o
i
t
s
i
n
i
t
i
a
l
s
t
a
t
e
)
5
3
0
9
d
r
w
0
6
A
D
V
H
I
G
H
s
u
s
p
e
n
d
s
b
u
r
s
t
,
6.4214
IDT71V67703, IDT71V67903, 256K x 36, 512K x 18, 3.3V Synchronous SRAMS with
3.3V I/O, Flow-Through Outputs, Single Cycle Deselect Commercial and Industrial Temperature Ranges
O
1
(
A
z
)
C
L
K
A
D
S
P
A
D
D
R
E
S
S
G
W
A
D
V
O
E
D
A
T
A
O
U
T
t
C
Y
C
t
C
H
t
C
L
t
H
A
t
S
W
t
H
W
t
C
L
Z
A
x
A
y
A
z
t
H
S
I
1
(
A
y
)
t
S
D
t
H
D
t
O
L
Z
t
C
D
t
C
D
C
D
A
T
A
I
N
(
2
)
t
O
E
O
1
(
A
z
)
S
i
n
g
l
e
R
e
a
d
F
l
o
w
-
t
h
r
o
u
g
h
B
u
r
s
t
R
e
a
d
W
r
i
t
e
t
O
H
Z
t
S
S
t
S
A
O
3
(
A
z
)
O
2
(
A
z
)
O
4
(
A
z
)
O
1
(
A
x
)
5
3
0
9
d
r
w
0
7
t
C
D
,
NOTES:
1. Device is selected through entire cycle; CE and CS
1 are LOW, CS0 is HIGH.
2. ZZ input is LOW and LBO is Don't Care for this cycle.
3. O1 (Ax) represents the first output from the external address Ax. I1 (Ay) represents the first input from the external address Ay; O1 (Az) represents the first output from the external address Az; O2 (Az) represents
the next output data in the burst sequence of the base address Az, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the LBO input.
Timing Waveform of Combined Flow-Through Read and Write Cycles
(1,2,3)
6.42
15
IDT71V67703, IDT71V67903, 256K x 36, 512K x 18, 3.3V Synchronous SRAMS with
3.3V I/O, Flow-Through Outputs, Single Cycle Deselect Commercial and Industrial Temperature Ranges
Timing Waveform of Write Cycle No. 1 - GW Controlled
(1,2,3)
A
D
D
R
E
S
S
C
L
K
A
D
S
P
A
D
S
C
t
C
Y
C
t
S
S
t
H
S
t
C
H
t
C
L
t
H
A
t
S
A
A
x
A
y
A
z
A
D
V
D
A
T
A
O
U
T
O
E
t
H
C
t
S
D
I
1
(
A
x
)
I
1
(
A
z
)
I
2
(
A
y
)
t
H
D
t
O
H
Z
D
A
T
A
I
N
t
H
A
V
O
4
(
A
w
)
C
E
,
C
S
1
t
H
W
G
W
t
S
W
(
N
o
t
e
3
)
I
2
(
A
z
)
I
3
(
A
z
)
I
4
(
A
y
)
I
3
(
A
y
)
I
2
(
A
y
)
t
S
A
V
(
A
D
V
s
u
s
p
e
n
d
s
b
u
r
s
t
)
I
1
(
A
y
)
t
S
C
(
1
)
(
2
)
O
3
(
A
w
)
5
3
0
9
d
r
w
0
8
G
W
i
s
i
g
n
o
r
e
d
w
h
e
n
A
D
S
P
i
n
i
t
i
a
t
e
s
a
c
y
c
l
e
a
n
d
i
s
s
a
m
p
l
e
d
o
n
t
h
e
n
e
x
t
c
y
c
l
e
r
i
s
i
n
g
e
d
g
e
,
NOTES:
1. ZZ input is LOW, BWE is HIGH and LBO is Don't Care for this cycle.
2. O4 (Aw) represents the final output data in the burst sequence of the base address Aw. I1 (Ax) represents the first input from the external address Ax. I1 (Ay) represents the first input from the external
address Ay; I2 (Ay) represents the next input data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the
LBO input. In the case of input I2 (Ay) this data is valid for two cycles because ADV is high and has suspended the burst.
3. CS
0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.

71V67703S75BQG

Mfr. #:
Manufacturer:
IDT
Description:
SRAM 9M 3.3V PBSRAM SLOW F/T
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union