DATASHEET
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE
ICS1894-32
IDT®
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE 1
ICS1894-32 REV M 021512
Description
The ICS1894-32 is a low-power, physical-layer device
(PHY) that supports the ISO/IEC 10Base-T and
100Base-TX Carrier-Sense Multiple Access/Collision
Detection (CSMA/CD) Ethernet standards, ISO/IEC
8802.3. It is intended for RMII/MII Node applications and
includes the Auto-MDIX feature that automatically corrects
crossover errors in plant wiring.
The ICS1894-32 incorporates Digital-Signal Processing
(DSP) control in its Physical-Medium Dependent (PMD)
sub-layer. As a result, it can transmit and receive data on
unshielded twisted-pair (UTP) category 5 cables with
attenuation in excess of 24 dB at 100MHz.
The ICS1894-32 provides a Serial-Management Interface
for exchanging command and status information with a
Station-Management (STA) entity. The ICS1894-32
Media-Dependent Interface (MDI) can be configured to
provide full-duplex operation at data rates of 10 Mb/s or
100Mb/s.
In addition, the ICS1894-32 includes a programmable LED
and interrupt output function. The LED outputs can be
configured through registers to indicate the occurance of
certain events such as LINK, COLLISION, ACTIVITY, etc.
The purpose of the programmable interrupt output is to
notify the PHY controller device immediately when a certain
event happens instead of having the PHY controller
continuously poll the PHY. The events that could be used to
generate interrupts are: receiver error, Jabber, page
received, parallel detect fault, link partner acknowledge, link
status change, auto-negotiation complete, remote fault,
collision, etc.
The ICS1894-32 has deep power modes that can result in
significant power savings when the link is broken.
Applications: NIC cards, PC motherboards, switches,
routers, DSL and cable modems, game machines, printers,
network connected appliances, and industrial equipment.
Features
Supports category 5 cables and above with attenuation in
excess of 24dB at 100 MHz.
Single-chip, fully integrated PHY provides PCS, PMA,
PMD, and AUTONEG sub layers functions of IEEE
standard.
10Base-T and 100Base-TX ISO/IEC 8802.3 compliant
MIIM (MDC/MDIO) management bus for PHY register
configuration
RMII interface support with external 50 MHz system clock
Single 3.3V power supply
Highly configurable, supports:
– Media Independent Interface (MII)
– Auto-Negotiation with Parallel detection
– Node applications, managed or unmanaged
– 10M or 100M full duplex modes
*
– Loopback mode for Diagnostic Functions
Auto-MDI/MDIX crossover correction
Low-power CMOS (typically 300 mW)
Power-Down mode (typically 21mW)
Clock and crystal supported in MII mode
Programmable LEDs
Interrupt output pin
Fully integrated, DSP-based PMD includes:
– Adaptive equalization and baseline-wander
correction
– Transmit wave shaping and stream cipher
scrambler
– MLT-3 encoder and NRZ/NRZI encoder
Core power supply (3.3 V)
3.3 V/1.8 V VDDIO operation supported
Smart power control with deep power down feature
Available in 32-pin (5mm x 5mm) QFN package, Pb-free
Available in Industrial Temp and Lead Free
* For full/half duplex RMII only interface support, please refer to ICS1894-33 datasheet.
* For full/half duplex MII only interface support, please refer to ICS1894-34 datasheet.
ICS1894-32
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE PHYCEIVER
IDT®
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE 2
ICS1894-32 REV M 021512
Block Diagram
Pin Assignment
Clock Power LEDs and PHY
Address
Twisted-
Pair
Interface to
Magnetics
Modules and
RJ45
Connector
Integrated
Switch
MII
Extended
Register
Set
Interface
MUX
PCS
Framer
Parallel to Serial
•4B/5B
Auto-
Negotiation
10Base-T
100Base-T
TP_PMD
•MLT-3
Stream Cipher
Adaptive Equalizer
Baseline Wander
Correction
PMA
Clock Recovery
Link Monitor
Signal Detection
Error Detection
Low-Jitter
Clock
Synthesizer
Configuration
and Status
10/100 MII/RMII
MAC
Interface
MII
Management
Interface
Smart Power
Control
Block
32-pin 5mm x 5mm QFN
1
TP_AP
TP_BN
NOD/RXER
ANSEL/RXCLK
RMII/RXDV
FDPX/RXD0
TXD3
P0/LED0
VDD
RESET_N
9
17
25
VDD
TP_AN
TP_BP
VSS
VDDD
VSS
MDIO
MDC
AMDIX/RXD3
P3/RXD2
RXTR1RXD1
SPEED/TXCLK
TXD0
TXD1
TXD2
REFOUT
REFIN
P1/ISO/LED1
P2/INT
TCSR
TXEN
NLG32 With Ground
Connecting to Thermal Pad
VDDIO
ICS1894-32
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE PHYCEIVER
IDT®
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE 3
ICS1894-32 REV M 021512
Pin Descriptions
Pin
Number
Pin
Name
Pin
Type
1
Pin Description
1 TP_AP AIO Twisted pair port A (for either transmit or receive) positive signal
2 TP_AN AIO Twisted pair port A (for either transmit or receive) negative signal
3 VSS Ground Connect to ground.
4 VDD Power 3.3V Power Supply
5 TP_BN AIO Twisted pair port B (for either transmit or receive) negative signal
6 TP_BP AIO Twisted pair port B (for either transmit or receive) positive signal
7 VDD Power 3.3V Power Supply
8 TCSR AIO Transmit Current bias pin, connected to Vdd and ground via resistors (see
“Recommended Component Values” table and the “ICS1894-32 TCSR” figure).
9 VSS Ground Connect to ground.
10 RESET_N Input Hardware reset for the entire chip (active low)
11 P2/INT IO/Ipd PHY address Bit 2 as input (during power on reset/hardware reset)
Interrupt output as output (default active low, can be programmed to active high)
12 MDIO IO Management Data Input/Output
13 MDC Input Management Data Clock
14 AMDIX/RXD3 IO/Ipu AMDIX enable as input (during power on reset/hardware reset)
Receive data Bit 3 in MII mode as output.
15 P3/RXD2 IO/Ipd PHY address Bit 3 as input (during power on reset/hardware reset)
Receive data Bit 2 in MII mode as output.
16 RXTRI/
RXD1
IO/Ipd RX tri-state enable as input (during power on reset/hardware reset)
Receive data Bit 1 in both RMII and MII mode as output.
17 FDPX/
RXD0
IO/Ipu Full duplex enable as input (during power on reset/hardware reset)
Receive data Bit 0 in both RMII and MII mode as output
18 RMII/RXDV IO/Ipd RMII/MII select as input (during power on reset/hardware reset)
Receive data valid in MII mode and CRS_DV in RMII mode as output.
19 VDDIO Power 3.3 V/1.8 V IO Power Supply.
20 ANSEL/
RXCLK
IO/Ipu Auto-negotiation enable as input (during power on reset/hardware reset)
Receive clock in MII mode as output.
21 NOD/
RXER
IO/Ipd Node select as input (during power on reset/hardware reset)
Receive error in MII/RMII mode as output
It is recommended to always pull this pin low on power-up or hardware reset.
22 SPEED/
TXCLK
IO/Ipu 10M/100M select as input (during power on reset/hardware reset)
Transmit clock in MII mode as output
23 TXEN Input Transmit enable in RMII/MII mode
24 TXD0 Input Transmit data Bit 0 in RMII/MII mode
25 VDDD Power 3.3 V Power Supply
26 TXD1 Input Transmit data Bit 1 in RMII/MII mode
27 TXT2 Input Transmit data Bit 2 in MII mode
28 TXD3 Input Transmit data Bit 3 in MII mode
29 REFOUT Output 25 MHz crystal output, floating in RMII mode
30 REFIN Input 25 MHz crystal (or clock) input in MII mode. 50 MHz clock input in RMII mode.

1894K-32LF

Mfr. #:
Manufacturer:
IDT
Description:
Ethernet ICs 3.3V 10/100 PHY RMII
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet