ICS83940DYI REVISION C May 19, 2016 10 ©2016 Integrated Device Technology, Inc.
ICS83940DI Data Sheet LOW SKEW, 1-TO-18 LVPECL-TO-LVCMOS/LVTTL FANOUT BUFFER
Parameter Measurement Information, continued
3.3V Output Rise/Fall Time
Propagation Delay
2.5V Output Rise/Fall Time
Output Duty Cycle/Pulse Width/Period
0.5V
2.4V
2.4V
0.5V
t
R
t
F
Q0:Q17
nPCLK
Q0:Q17
PCLK
tp
LH
V
DDO
2
V
DD
2
LVCMOS_CLK
0.5V
1.8V
1.8V
0.5V
t
R
t
F
Q0:Q17
t
PERIOD
t
PW
t
PERIOD
odc =
V
DDO
2
x 100%
t
PW
Q0:Q17
ICS83940DYI REVISION C May 19, 2016 11 ©2016 Integrated Device Technology, Inc.
ICS83940DI Data Sheet LOW SKEW, 1-TO-18 LVPECL-TO-LVCMOS/LVTTL FANOUT BUFFER
Application Information
Wiring the Differential Input to Accept Single-Ended Levels
Figure 1 shows how a differential input can be wired to accept single
ended levels. The reference voltage V
REF
= V
DD
/2 is generated by
the bias resistors R1 and R2. The bypass capacitor (C1) is used to
help filter noise on the DC bias. This bias circuit should be located as
close to the input pin as possible. The ratio of R1 and R2 might need
to be adjusted to position the V
REF
in the center of the input voltage
swing. For example, if the input clock swing is 2.5V and V
DD
= 3.3V,
R1 and R2 value should be adjusted to set V
REF
at 1.25V. The values
below are for when both the single ended swing and V
DD
are at the
same voltage. This configuration requires that the sum of the output
impedance of the driver (Ro) and the series resistance (Rs) equals
the transmission line impedance. In addition, matched termination at
the input will attenuate the signal in half. This can be done in one of
two ways. First, R3 and R4 in parallel should equal the transmission
line impedance. For most 50 applications, R3 and R4 can be 100.
The values of the resistors can be increased to reduce the loading for
slower and weaker LVCMOS driver. When using single-ended
signaling, the noise rejection benefits of differential signaling are
reduced. Even though the differential input can handle full rail
LVCMOS signaling, it is recommended that the amplitude be
reduced. The datasheet specifies a lower differential amplitude,
however this only applies to differential signals. For single-ended
applications, the swing can be larger, however V
IL
cannot be less
than -0.3V and V
IH
cannot be more than V
DD
+ 0.3V. Though some
of the recommended components might not be used, the pads
should be placed in the layout. They can be utilized for debugging
purposes. The datasheet specifications are characterized and
guaranteed by using a differential signal.
Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels
ICS83940DYI REVISION C May 19, 2016 12 ©2016 Integrated Device Technology, Inc.
ICS83940DI Data Sheet LOW SKEW, 1-TO-18 LVPECL-TO-LVCMOS/LVTTL FANOUT BUFFER
LVPECL Clock Input Interface
The PCLK /nPCLK accepts LVPECL, CML, SSTL and other
differential signals. Both differential signals must meet the V
PP
and
V
CMR
input requirements. Figures 2A to 2E show interface examples
for the PCLK/nPCLK input driven by the most common driver types.
The input interfaces suggested here are examples only. If the driver
is from another vendor, use their termination recommendation.
Please consult with the vendor of the driver component to confirm the
driver termination requirements.
Figure 2A. PCLK/nPCLK Input Driven by a CML Driver
Figure 2C. PCLK/nPCLK Input Driven by a
3.3V LVPECL Driver
Figure 2E. PCLK/nPCLK Input Driven by an SSTL Driver
Figure 2B. PCLK/nPCLK Input Driven by a
Built-In Pullup CML Driver
Figure 2D. PCLK/nPCLK Input Driven by a
3.3V LVPECL Driver with AC Couple
PCLK
nPCLK
LVPECL
Input
CML
3.3V
Zo = 50Ω
Zo = 50Ω
3.3V
3.3V
R1
50Ω
R2
50Ω
R3
125Ω
R4
125Ω
R1
84Ω
R2
84Ω
3.3V
Zo = 50Ω
Zo = 50Ω
PCLK
nPCLK
3.3V
3.3V
LVPECL
LVPECL
Input
PCLK
nPCLK
LVPECL
Input
SSTL
2.5V
Zo = 60Ω
Zo = 60Ω
2.5V
3.3V
R1
120
R2
120
R3
120
R4
120
PCLK
nPCLK
3.3V
LVPECL
Input
3.3V
Zo = 50Ω
Zo = 50Ω
R1
100Ω
CML Built-In Pullup

83940DYILFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Drivers & Distribution 18 LVCMOS OUT BUFFER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet