IDT
TM
/ICS
TM
Frequency Gearing Clock for
CPU, PCIe Gen1, Gen2, & FBD 1371F — 09/23/09
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
4
Pin Description (continued)
Pin #
Pin Name
Type
Pin Description
29 SMBCLK IN Clock pin of SMBUS circuitry, 5V tolerant
30 SMB_A2_PLLBYP# IN
SMBus address bit 2. When Low, the part operates as a fanout buffer
with the PLL bypassed. When High, the part operates as a zero-delay
buffer (ZDB) with the PLL operating.
0 = fanout mode (PLL bypassed), 1 = ZDB mode (PLL used)
31 OE6# IN
Active low input for enabling DIF pair 6.
1 = tri-state outputs, 0 = enable outputs
32 DIF_6# OUT 0.7V differential complement clock output
33 DIF_6 OUT 0.7V differential true clock output
34 OE7# IN
Active low input for enabling DIF pair 7.
1 = tri-state outputs, 0 = enable outputs
35 DIF_7# OUT 0.7V differential complement clock output
36 DIF_7 OUT 0.7V differential true clock output
37 GND PWR Ground pin.
38 VDD PWR Power supply, nominal 3.3V
39 DIF_8# OUT 0.7V differential complement clock output
40 DIF_8 OUT 0.7V differential true clock output
41 OE8# IN
Active low input for enabling DIF pair 8.
1 = tri-state outputs, 0 = enable outputs
42 DIF_9# OUT 0.7V differential complement clock output
43 DIF_9 OUT 0.7V differential true clock output
44 OE9# IN
Active low input for enabling DIF pair 9.
1 = tri-state outputs, 0 = enable outputs
45 VTT_PWRGD#/PD IN
Vtt_PwrGd# is an active low input used to determine when latched
inputs are ready to be sampled. PD is an asynchronous active high
input pin used to put the device into a low power state. The internal
clocks, PLLs and the crystal oscillator are stopped.
46 FS_A_410 IN
3.3V tolerant low threshold input for CPU frequency selection. This
pin requires CK410 FSA. Refer to input electrical characteristics for
Vil_FS and Vih_FS threshold values.
47 DIF_10# OUT 0.7V differential complement clock output
48 DIF_10 OUT 0.7V differential true clock output
49 GND PWR Ground pin.
50 VDD PWR Power supply, nominal 3.3V
51 DIF_11# OUT 0.7V differential complement clock output
52 DIF_11 OUT 0.7V differential true clock output
53 OE10_11# IN
Active low input for enabling output pairs 10 and 11.
1 = tri-state outputs, 0 = enable outputs
54 IREF OUT
This pin establishes the reference current for the differential current-
mode output pairs. This pin requires a fixed precision resistor tied to
ground in order to establish the appropriate current. 475 ohms is the
standard value.
55 GNDA PWR Ground pin for the PLL core.
56 VDDA PWR 3.3V power for the PLL core.
IDT
TM
/ICS
TM
Frequency Gearing Clock for
CPU, PCIe Gen1, Gen2, & FBD 1371F — 09/23/09
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
5
Bit 3
Bit 2
Bit 1
Bit 0
200.0 266.7 320.0 333.3 400.0
0 0 0 0 0 3 1 0.333 66.7 88.9 106.7 111.1 133.3
0 0 0 0 1 5 2 0.400 80.0 106.7 128.0 133.3 160.0
0 0 0 1 0 12 5 0.417 83.3 111.1 133.3 138.9 166.7
0 0 0 1 1 2 1 0.500 100.0 133.3 160.0 166.7 200.0
0 0 1 0 0 5 3 0.600 120.0 160.0 192.0 200.0 240.0
0 0 1 0 1 8 5 0.625 125.0 166.7 200.0 208.3 250.0
0 0 1 1 0 3 2 0.667 133.3 177.8 213.3 222.2 266.7
0 0 1 1 1 4 3 0.750 150.0 200.0 240.0 250.0 300.0
0 1 0 0 0 6 5 0.833 166.7 222.2 266.7 277.8 333.3
0
1 0 0 1 1 1 1.000 200.0 266.7 320.0 333.3 400.0
0 1 0 1 0 5 6 1.200 240.0 320.0 384.0 400.0 NA
0 1 0 1 1 4 5 1.250 250.0 333.3 400.0 NA NA
0 1 1 0 0 3 4 1.333 266.7 355.6 NA NA NA
0 1 1 0 1 2 3 1.500 300.0 400.0 NA NA NA
0 1 1 1 0 3 5 1.667 333.3 NA NA NA NA
0 1 1 1 1 1 2 2.000 400.0 NA NA NA NA
100 133.33 160 166.67
1 0 0 0 0 3 1 0.333
1 0 0 0 1 5 2 0.400 NA 53.3 64.0 66.7
1 0 0 1 0 12 5 0.417 NA 55.6 66.7 69.4
1 0 0 1 1 2 1 0.500 50.0 66.7 80.0 83.3
1 0 1 0 0 5 3 0.600 60.0 80.0 96.0 100.0
1 0 1 0 1 8 5 0.625 62.5 83.3 100.0 104.2
1 0 1 1 0 3 2 0.667 66.7 88.9 106.7 111.1
1 0 1 1 1 5 4 0.800 80.0 106.7 128.0 133.3
1 1 0 0 0 6 5 0.833 NA 111.1 133.3 138.9
1
1 0 0 1 1 1 1.000 100.0 133.3 160.0 166.7
1 1 0 1 0 5 6 1.200 120.0 160.0 192.0 200.0
1 1 0 1 1 4 5 1.250 125.0 166.7 200.0 208.3
1 1 1 0 0 3 4 1.333 133.3 177.8 213.3 222.2
1 1 1 0 1 2 3 1.500 150.0 200.0
1 1 1 1 0 3 5 1.667 166.7 222.2 266.7 277.8
1 1 1 1 1 1 2 2.000 200.0 266.7 320.0 333.3
Shaded areas are shown for reference only and are not necessarily valid operating points
Note: Lines in
BOLD
are Power-up defaults for FS_A_410 = 0 and 1 respectively.
CLK IN (CPU FSB) Frequency (MHz)
Output
(n)
Gear Ratio
(n/m)
SMBus
Byte 0
ICS9FG1201 Programmable Gear Ratios
FS_A_410
Input (CPU FSB) and Output
Frequencies (MHz)
Input
(m)
IDT
TM
/ICS
TM
Frequency Gearing Clock for
CPU, PCIe Gen1, Gen2, & FBD 1371F — 09/23/09
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
6
Byte 8,
bit 2
FSC
Byte 8,
bit 1
FSB
Byte 8,
bit 0
FS_A_410
CLK_IN
(CPU FSB)
MHz
1:1 DIF
Outputs
MHz
Notes
1 0 1
100.00 100.00 3
0 0 1
133.33 133.33 3
0 1 1
166.67 166.67
1
0 1 0
200.00 200.00 3
0 0 0
266.67 266.67 3
1 0 0
333.33 333.33 3
1 1 0 400.00 400.00
2
1 1 1
Notes:FS_A_410 = 1
1. Powerup Default for FS_A_410 = 1
2. Powerup Default for FS_A_410 = 0
3. Setting the exact FSB frequency after Power up is required for best phase noise performance.
Reserved
ICS 9FG1201H 1:1 PLL Programming

9FG1201HGLFT

Mfr. #:
Manufacturer:
Description:
Clock Buffer 12 Output PCIe Gearng Buffe
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet