REVISION D 6/8/15 13 LOW PHASE NOISE, 2:4, 3.3V, 2.5V LVPECL OUTPUT
FANOUT BUFFER
8SLVP1204 DATA SHEET
3.3V LVPECL Clock Input Interface
The PCLK /nPCLK accepts LVPECL, LVDS, CML and other
differential signals. Both signals must meet the V
PP
and V
CMR
input
requirements. Figures 2A to 2E show interface examples for the
PCLK/ nPCLK input driven by the most common driver types. The
input interfaces suggested here are examples only. If the driver is
from another vendor, use their termination recommendation. Please
consult with the vendor of the driver component to confirm the driver
termination requirements.
Figure 2A. PCLK/nPCLK Input Driven by a CML Driver
Figure 2C. PCLK/nPCLK Input Driven by a
3.3V LVPECL Driver
Figure 2E. PCLK/nPCLK Input Driven by a
3.3V LVDS Driver
Figure 2B. PCLK/nPCLK Input Driven by a
Built-In Pullup CML Driver
Figure 2D. PCLK/nPCLK Input Driven by a
3.3V LVPECL Driver with AC Couple
P
C
L
K
nP
C
L
K
LVPECL
In
p
u
t
C
M
L
3
.
3V
3
.
3V
3
.
3
V
R3
125
Ω
R4
125
Ω
R1
84
Ω
R2
84
Ω
3.3V
Zo = 50
Ω
Zo = 50
Ω
PCLK
nPCLK
3.3V
3.3V
LVPECL
LVPECL
Input
3
.
3V
R1
1
00
LVD
S
P
C
L
K
nP
C
L
K
3
.
3V
LVPE
C
L
I
n
p
u
t
Zo
=
50
Zo
=
50
PCLK
nPCLK
3.3V
LVPECL
Input
3.3V
Zo = 50Ω
Zo = 50Ω
R1
100Ω
CML Built-In Pullup
8SLVP1204 DATA SHEET
LOW PHASE NOISE, 2:4, 3.3V, 2.5V LVPECL OUTPUT
FANOUT BUFFER
14 REVISION D 6/8/15
2.5V LVPECL Clock Input Interface
The PCLK /nPCLK accepts LVPECL, LVDS, CML and other
differential signals. Both signals must meet the V
PP
and V
CMR
input
requirements. Figures 3A to 3E show interface examples for the
PCLK/ nPCLK input driven by the most common driver types. The
input interfaces suggested here are examples only. If the driver is
from another vendor, use their termination recommendation. Please
consult with the vendor of the driver component to confirm the driver
termination requirements.
Figure 3A. PCLK/nPCLK Input Driven by a CML Driver
Figure 3C. PCLK/nPCLK Input Driven by a
2.5V LVPECL Driver
Figure 3E. PCLK/nPCLK Input Driven by a
2.5V LVDS Driver
Figure 3B. PCLK/nPCLK Input Driven by a
Built-In Pullup CML Driver
Figure 3D. PCLK/nPCLK Input Driven by a
2.5V LVPECL Driver with AC Couple
P
C
L
K
nP
C
L
K
LVPECL
In
p
u
t
C
M
L
2.
5V
2.
5V
2.
5
V
2.
5V
P
C
L
K
nP
C
L
K
2.
5V
2.
5V
LVPE
CL
LVPE
C
L
In
p
u
t
P
C
L
K
nP
C
L
K
P
C
L
K
nP
C
L
K
2.
5V
LVPE
C
L
In
p
u
t
2.
5V
CML Built-In Pullu
p
REVISION D 6/8/15 15 LOW PHASE NOISE, 2:4, 3.3V, 2.5V LVPECL OUTPUT
FANOUT BUFFER
8SLVP1204 DATA SHEET
Recommendations for Unused Input and Output Pins
Inputs:
PCLK/nPCLK Inputs
For applications not requiring the use of a differential input, both the
PCLK and nPCLK pins can be left floating. Though not required, but
for additional protection, a 1k resistor can be tied from PCLK to
ground.
Outputs:
LVPECL Outputs
All unused LVPECL output pairs can be left floating. We recommend
that there is no trace attached. Both sides of the differential output
pair should either be left floating or terminated.
VFQFN EPAD Thermal Release Path
In order to maximize both the removal of heat from the package and
the electrical performance, a land pattern must be incorporated on
the Printed Circuit Board (PCB) within the footprint of the package
corresponding to the exposed metal pad or exposed heat slug on the
package, as shown in Figure 4. The solderable area on the PCB, as
defined by the solder mask, should be at least the same size/shape
as the exposed pad/slug area on the package to maximize the
thermal/electrical performance. Sufficient clearance should be
designed on the PCB between the outer edges of the land pattern
and the inner edges of pad pattern for the leads to avoid any shorts.
While the land pattern on the PCB provides a means of heat transfer
and electrical grounding from the package to the board through a
solder joint, thermal vias are necessary to effectively conduct from
the surface of the PCB to the ground plane(s). The land pattern must
be connected to ground through these vias. The vias act as “heat
pipes”. The number of vias (i.e. “heat pipes”) are application specific
and dependent upon the package power dissipation as well as
electrical conductivity requirements. Thus, thermal and electrical
analysis and/or testing are recommended to determine the minimum
number needed. Maximum thermal and electrical performance is
achieved when an array of vias is incorporated in the land pattern. It
is recommended to use as many vias connected to ground as
possible. It is also recommended that the via diameter should be 12
to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is
desirable to avoid any solder wicking inside the via during the
soldering process which may result in voids in solder between the
exposed pad/slug and the thermal land. Precautions should be taken
to eliminate any solder voids between the exposed heat slug and the
land pattern. Note: These recommendations are to be used as a
guideline only. For further information, please refer to the Application
Note on the Surface Mount Assembly of Amkor’s Thermally/
Electrically Enhance Leadframe Base Package, Amkor Technology.
Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)
SOLDERSOLDER
PINPIN EXPOSED HEAT SLUG
PIN PAD PIN PADGROUND PLANE LAND PATTERN
(GROUND PAD)
THERMAL VIA

8SLVP1204ANLGI8

Mfr. #:
Manufacturer:
IDT
Description:
Clock Drivers & Distribution 2:4 LVPECL Output Fanout Buffer
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet